SBAS603B April 2013 – November 2020 ADS4449
PRODUCTION DATA
The analog input consists of a switched-capacitor-based differential sample-and-hold architecture. This differential topology results in very good ac performance even for high input frequencies at high sampling rates.
The INP and INM terminals must be externally biased around a common-mode voltage of 1.15 V, available on the VCM terminal. For a full-scale differential input, each input terminal (INP, INM) must swing symmetrically between VCM + 0.5 V and VCM – 0.5 V, resulting in a 2-VPP differential input swing.
The input sampling circuit has a high 3-dB bandwidth that extends up to 500 MHz when a 50-Ω source drives the ADC analog inputs.