SLASE67A January 2015 – August 2019 ADS54J54
PRODUCTION DATA.
The ADS54J54 provides a fast over-range indication on the OVRA, OVRB, OVRC, and OVRD pins. The fast OVR is triggered if the input voltage exceeds the programmable over-range threshold and is output after just 6 clock cycles, enabling a quicker reaction to an over-range event. The OVR threshold can be configured using SPI register writes.
The input voltage level at which the overload is detected is referred to as the threshold and is programmable using the over-range threshold bits.
The threshold at which fast OVR is triggered is (full-scale × [the decimal value of the FAST OVR THRESH bits] / 8). After reset, the default value of the over-range threshold is set to 7 (decimal), which corresponds to a threshold of 1.12 dB below full scale (20 × log(7/8)).
OVR Setting (decimal) | OVR Threshold (dBFS) |
---|---|
1 | –18.1 |
2 | –12.0 |
3 | –8.5 |
4 | –6.0 |
5 | –4.1 |
6 | –2.5 |
7 (default) | –1.1 |
Because the fast over-range indicator is single-ended LVCMOS logic, the ADS54J54 device can be configured through the SPI register write to keep the over-range indicator asserted high for an extra one, two, or four clock cycles. This longer assertion of the signal ensures the processor can capture the over-range event.
The ADS54J54 device also provides the fast over-range indication bit in the JESD204B output data stream.