8.5.15 ALERT_CH_SEL Register (Address = 0x14) [reset = 0x0]
ALERT_CH_SEL is shown in Figure 53 and described in Table 25.
Return to the Summary Table.
Figure 53. ALERT_CH_SEL Register
7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
ALERT_CH_SEL[7:0] |
R/W-0b |
|
Table 25. ALERT_CH_SEL Register Field Descriptions
Bit |
Field |
Type |
Reset |
Description |
7-0 |
ALERT_CH_SEL[7:0] |
R/W |
0b |
Select channels for which the alert flags can assert the ALERT signal.
0b = Alert flags for this channel do not assert the ALERT signal.
1b = Alert flags for this channel assert the ALERT signal.
|