SBAS633E February 2016 – August 2022 ADS8681 , ADS8685 , ADS8689
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
MIN | TYP | MAX | UNIT | |||
---|---|---|---|---|---|---|
TIMING REQUIREMENTS | ||||||
fCLK | Serial clock frequency | 66.67 | MHz | |||
tCLK | Serial clock time period | 1/fCLK | ||||
tPH_CK | SCLK high time | 0.45 | 0.55 | tCLK | ||
tPL_CK | SCLK low time | 0.45 | 0.55 | tCLK | ||
TIMING SPECIFICATIONS | ||||||
tDEN_CSDO | Delay time: CONVST/CS falling edge to data enable | 9.5 | ns | |||
tDZ_CSDO | Delay time: CONVST/CS rising to SDO-x going to 3-state | 10 | ns | |||
tD_CKRVS_r | Delay time: SCLK rising edge to RVS rising | 14 | ns | |||
tD_CKRVS_f | Delay time: SCLK falling edge to RVS falling | 14 | ns | |||
tD_RVSDO | Delay time: RVS rising to (next) data valid on SDO-x | 2.5 | ns | |||
tD_CSRVS | Delay time: CONVST/CS rising edge to RVS displaying internal device state | 15 | ns |