SLASF96 April 2024 AFE20408
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The device continuously monitors the buffer amplifier supplies of each DAC group to provide proper operation. The valid supply range for each DAC group is shown in Table 6-2.
DAC GROUP SUPPLY CONFIGURATION | SUPPLY | |
---|---|---|
VCC[A,B] | VSS[A,B] | |
Invalid configuration | 0V ≤ VCC < 3V | –3V < VSS ≤ 0V |
VCC configuration | 3V ≤ VCC ≤ 11V | VSS = 0V |
Invalid configuration | 3V ≤ VCC ≤ 11V | VSS < 0V |
VSS configuration | VCC = 0V | –11V ≤ VSS < –3V |
Invalid configuration | VCC > 0V | –11V ≤ VSS < –3V |
During operation, if VDD drops below 3V, or VIO drops below 1.65V, a power-on reset event is generated, and all DAC outputs return to the VSS clamp mode. If VCC[A,B], VSS[A,B] or the internal reference voltage fall below a specified threshold value, there is no power-on reset; however the corresponding alarm bits are activated in the ALARM_STATUS registers (all located within the global register page), which in turn can be used to automatically power down any DAC output.