SBASB81 December 2024 AFE5401-EP
PRODUCTION DATA
The input signals are digitized by the dedicated channel ADCs. Digitized signals are multiplexed and output on D[11:0] as parallel data.
The output data rate and the DCLK speed are automatically calculated based on the CH_OUT_DIS[1:4] bits. The number of zeroes in these four bits is equal to the serialization factor for the output data. When the register bit is set to 1, the output for the respective channel is disabled. The channels are arranged in ascending order, with the lowest active channel output first and the highest active channel output last. CH_OUT_DIS[1:4] controls only the output serialization and does not power-down individual channels. Table 7-7 lists the register values with the respective serialization factors and output sequence.
CH_OUT_DIS[1] | CH_OUT_DIS[2] | CH_OUT_DIS[3] | CH_OUT_DIS[4] | SERIALIZATION FACTOR | OUTPUT |
---|---|---|---|---|---|
0 | 0 | 0 | 0 | 4 | CH1 → CH2 → CH3 → CH4 |
1 | 0 | 0 | 0 | 3 | CH2 → CH3 → CH4 |
0 | 1 | 0 | 0 | 3 | CH1 → CH3 → CH4 |
1 | 1 | 0 | 0 | 2 | CH3 → CH4 |
0 | 0 | 1 | 0 | 3 | CH1 → CH2 → CH4 |
1 | 0 | 1 | 0 | 2 | CH2 → CH4 |
0 | 1 | 1 | 0 | 2 | CH1 → CH4 |
1 | 1 | 1 | 0 | 1 | CH4 |
0 | 0 | 0 | 1 | 3 | CH1 → CH2 → CH3 |
1 | 0 | 0 | 1 | 2 | CH2 → CH3 |
0 | 1 | 0 | 1 | 2 | CH1 → CH3 |
1 | 1 | 0 | 1 | 1 | CH3 |
0 | 0 | 1 | 1 | 2 | CH1 → CH2 |
1 | 0 | 1 | 1 | 1 | CH2 |
0 | 1 | 1 | 1 | 1 | CH1 |
1 | 1 | 1 | 1 | 1 | Not supported |