SPRSP65G April 2021 – May 2024 AM2431 , AM2432 , AM2434
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-79, Figure 6-63, Table 6-80, and Figure 6-64 present timing requirements and switching characteristics for MMC1 – Default Speed Mode.
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
DS1 | tsu(cmdV-clkH) | Setup time, MMC1_CMD valid before MMCi_CLK rising edge | 2.15 | ns | |
DS2 | th(clkH-cmdV) | Hold time, MMC1_CMD valid after MMC1_CLK rising edge | 1.67 | ns | |
DS3 | tsu(dV-clkH) | Setup time, MMC1_DAT[3:0] valid before MMC1_CLK rising edge | 2.15 | ns | |
DS4 | th(clkH-dV) | Hold time, MMC1_DAT[3:0] valid after MMC1_CLK rising edge | 1.67 | ns |
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMC1_CLK | 25 | MHz | ||
DS5 | tc(clk) | Cycle time, MMC1_CLK | 40 | ns | |
DS6 | tw(clkH) | Pulse duration, MMC1_CLK high | 18.7 | ns | |
DS7 | tw(clkL) | Pulse duration, MMC1_CLK low | 18.7 | ns | |
DS8 | td(clkL-cmdV) | Delay time, MMC1_CLK falling edge to MMC1_CMD transition | -1.8 | 1.8 | ns |
DS9 | td(clkL-dV) | Delay time, MMC1_CLK falling edge to MMC1_DAT[3:0] transition | -1.8 | 1.8 | ns |