SPRSP81C October 2023 – May 2024 AM263P4 , AM263P4-Q1
PRODUCTION DATA
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
FSIT1 | tc(TX_CLK) | Cycle time, FSITXn_CLK | 16.67 | ns | |
FSIT2 | tw(TX_CLK) | Pulse width, FSITXn_CLK low or FSITXn_CLK high | 0.5P(1) – 1 | 0.5P(1) + 1 | ns |
FSIT3 | td(TX_CLK-TX_D) | Delay time, FSITXn_Dx valid after FSITXn_CLK high or FSITXn_CLK low | 0.25P(1) – 2 | 0.25P(1) + 2 | ns |
FSIT4 | td(TXCLKL) | FSITXn_CLK delay compensation at TX_DLYLINE_CTRL[TXCLK_DLY]=31 | 9.95 | 30 | ns |
FSIT5 | td(TX_D0) | FSITXn_D0 delay compensation at TX_DLYLINE_CTRL[TXCLK_DLY]=31 | 9.95 | 30 | ns |
FSIT6 | td(TX_D1) | FSITXn_D1 delay compensation at TX_DLYLINE_CTRL[TXCLK_DLY]=31 | 9.95 | 30 | ns |
FSIT7 | td(TX_DELAY_ELEMENT) | Incremental delay of each delay line element for FSITXn_CLK, FSITXn_D0, and FSITXn_D1 | 0.3 | 1 | ns |
FSIT_TDM1 | tskew(TX_TDM_CLK-TX_TDM_D) | Delay skew introduced between FSITXn_TDM_CLK delay and FSITXn_TDM_D[0:1] delays | –2.5 | 2.5 | ns |
FSIT_TDM2 | tskew(TX_TDM_CLK-TX_CLK) | Delay time, FSITXn_TDM_CLK input to FSITXn_CLK output | 2 | 12 | ns |
FSIT_TDM3 | tskew(TX_TDM_D0-TX_D0) | Delay time, FSITXn_TDM_D0 input to FSITXn_D0 output | 2 | 12 | ns |
FSIT_TDM4 | tskew(TX_TDM_D1-TX_D1) | Delay time, FSITXn_TDM_D1 input to FSITXn_D1 output | 2 | 12 | ns |