SWRS245B December 2021 – December 2023 AM2732 , AM2732-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The DSP subsystem (DSS) contains the TI high performance C66x DSP, HWA 2.0, and a high-bandwidth interconnect for high performance (128-bit, 150MHz), and associated data transfer peripherals: 6x EDMA for data transfer, 2x RTI and Mailbox IPC. The Aurora/LVDS measurement data output interface is also mastered by the C66x DSP. L3 shared memory is available on the DSS interconnect which is also ECC enabled.
For more information on DSP functionality, see the sprugw0c