SPRS717L October 2011 – March 2020 AM3351 , AM3352 , AM3354 , AM3356 , AM3357 , AM3358 , AM3359
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
The AM335x device contains many peripheral interfaces. In order to reduce package size and lower overall system cost while maintaining maximum functionality, many of the AM335x terminals can multiplex up to eight signal functions. Although there are many combinations of pin multiplexing that are possible, only a certain number of sets, called I/O Sets, are valid due to timing limitations. These valid I/O Sets were carefully chosen to provide many possible application scenarios for the user.
Texas Instruments has developed a Windows-based application called Pin Mux Utility that helps a system designer select the appropriate pin-multiplexing configuration for their AM335x-based product design. The Pin Mux Utility provides a way to select valid I/O Sets of specific peripheral interfaces to ensure the pin-multiplexing configuration selected for a design only uses valid I/O Sets supported by the AM335x device.
SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
---|---|---|---|---|
AIN0 | Analog Input/Output | A | B8 | B6 |
AIN1 | Analog Input/Output | A | A11 | C7 |
AIN2 | Analog Input/Output | A | A8 | B7 |
AIN3 | Analog Input/Output | A | B11 | A7 |
AIN4 | Analog Input/Output | A | C8 | C8 |
AIN5 | Analog Input | A | B12 | B8 |
AIN6 | Analog Input | A | A10 | A8 |
AIN7 | Analog Input | A | A12 | C9 |
VREFN | Analog Negative Reference Input | AP | B9 | A9 |
VREFP | Analog Positive Reference Input | AP | A9 | B9 |
SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
---|---|---|---|---|
EMU0 | MISC EMULATION PIN | I/O | A15 | C14 |
EMU1 | MISC EMULATION PIN | I/O | D14 | B14 |
EMU2 | MISC EMULATION PIN | I/O | A18, C15 | A15, A17, C13 |
EMU3 | MISC EMULATION PIN | I/O | B15, B18 | B17, D13, D14 |
EMU4 | MISC EMULATION PIN | I/O | B16, U17 | A14, C15, T13 |
nTRST | JTAG TEST RESET (ACTIVE LOW) | I | A13 | B10 |
TCK | JTAG TEST CLOCK | I | B14 | A12 |
TDI | JTAG TEST DATA INPUT | I | B13 | B11 |
TDO | JTAG TEST DATA OUTPUT | O | A14 | A11 |
TMS | JTAG TEST MODE SELECT | I | C14 | C11 |
SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
---|---|---|---|---|
lcd_ac_bias_en | LCD AC bias enable chip select | O | W7 | R6 |
lcd_data0 | LCD data bus | I/O | U1 | R1 |
lcd_data1 | LCD data bus | I/O | U2 | R2 |
lcd_data10 | LCD data bus | I/O | U5 | U3 |
lcd_data11 | LCD data bus | I/O | V5 | U4 |
lcd_data12 | LCD data bus | I/O | V6 | V2 |
lcd_data13 | LCD data bus | I/O | U6 | V3 |
lcd_data14 | LCD data bus | I/O | W6 | V4 |
lcd_data15 | LCD data bus | I/O | V7 | T5 |
lcd_data16 | LCD data bus | O | V17 | U13 |
lcd_data17 | LCD data bus | O | W17 | V13 |
lcd_data18 | LCD data bus | O | T13 | R12 |
lcd_data19 | LCD data bus | O | U13 | T12 |
lcd_data2 | LCD data bus | I/O | V1 | R3 |
lcd_data20 | LCD data bus | O | U12 | U12 |
lcd_data21 | LCD data bus | O | T12 | T11 |
lcd_data22 | LCD data bus | O | W16 | T10 |
lcd_data23 | LCD data bus | O | V15 | U10 |
lcd_data3 | LCD data bus | I/O | V2 | R4 |
lcd_data4 | LCD data bus | I/O | W2 | T1 |
lcd_data5 | LCD data bus | I/O | W3 | T2 |
lcd_data6 | LCD data bus | I/O | V3 | T3 |
lcd_data7 | LCD data bus | I/O | U3 | T4 |
lcd_data8 | LCD data bus | I/O | V4 | U1 |
lcd_data9 | LCD data bus | I/O | W4 | U2 |
lcd_hsync | LCD Horizontal Sync | O | T7 | R5 |
lcd_memory_clk | LCD MCLK | O | L19, V16 | J17, V12 |
lcd_pclk | LCD pixel clock | O | W5 | V5 |
lcd_vsync | LCD Vertical Sync | O | U7 | U5 |