SPRS717L October 2011 – March 2020 AM3351 , AM3352 , AM3354 , AM3356 , AM3357 , AM3358 , AM3359
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
The pin maps that follow show the pin assignments on the ZCE package in three sections (left, middle, and right).
A | B | C | D | E | F | ||
---|---|---|---|---|---|---|---|
19 | VSS | I2C0_SCL | UART1_TXD | UART1_RTSn | UART0_RXD | UART0_CTSn | |
18 | SPI0_SCLK | SPI0_D0 | I2C0_SDA | UART1_RXD | ECAP0_IN_PWM0_OUT | UART0_RTSn | |
17 | SPI0_CS0 | SPI0_D1 | EXTINTn | XXXX | UART1_CTSn | UART0_TXD | |
16 | WARMRSTn | SPI0_CS1 | XXXX | XXXX | XXXX | VDDS | |
15 | EMU0 | XDMA_EVENT_INTR1 | XDMA_EVENT_INTR0 | XXXX | PWRONRSTn | XXXX | |
14 | TDO | TCK | TMS | EMU1 | XXXX | VDDSHV6 | |
13 | TRSTn | TDI | CAP_VBB_MPU | CAP_VDD_SRAM_MPU | VDDSHV6 | VSS | |
12 | AIN7 | AIN5 | VDDS_SRAM_MPU_BB | VDDS | VDDSHV6 | VSS | |
11 | AIN1 | AIN3 | XXXX | XXXX | VDDSHV6 | VDD_CORE | |
10 | AIN6 | CAP_VDD_SRAM_CORE | VDDS_SRAM_CORE_BG | VSS | VSS | XXXX | |
9 | VREFP | VREFN | XXXX | XXXX | VSS | VDD_CORE | |
8 | AIN2 | AIN0 | AIN4 | VSSA_ADC | VSS | VSS | |
7 | RTC_KALDO_ENn | RTC_PWRONRSTn | PMIC_POWER_EN | VDDA_ADC | VSS | VSS | |
6 | RTC_XTALIN | RESERVED | VDDS_RTC | CAP_VDD_RTC | XXXX | VSS | |
5 | RTC_XTALOUT | EXT_WAKEUP | VDDS_PLL_DDR | XXXX | DDR_A4 | XXXX | |
4 | DDR_WEn | DDR_BA2 | XXXX | XXXX | XXXX | DDR_A12 | |
3 | DDR_BA0 | DDR_A3 | DDR_A8 | XXXX | DDR_A15 | DDR_A0 | |
2 | DDR_A5 | DDR_A9 | DDR_CK | DDR_A7 | DDR_A10 | DDR_RASn | |
1 | VSS | DDR_A6 | DDR_CKn | DDR_A2 | DDR_BA1 | DDR_CASn |
G | H | J | K | L | M | ||
---|---|---|---|---|---|---|---|
19 | MMC0_CLK | MMC0_DAT3 | MII1_COL | MII1_RX_ER | MII1_RX_DV | MII1_RX_CLK | |
18 | MMC0_DAT0 | MMC0_DAT2 | MII1_CRS | RMII1_REF_CLK | MII1_TXD0 | MII1_TXD1 | |
17 | MMC0_CMD | MMC0_DAT1 | XXXX | MII1_TX_EN | XXXX | MII1_TXD3 | |
16 | USB0_DRVVBUS | VDDS_PLL_MPU | XXXX | VDD_CORE | XXXX | VDDS | |
15 | VDDSHV4 | VDDSHV4 | VSS | VDD_CORE | VSS | VDDSHV5 | |
14 | XXXX | VDDSHV4 | VSS | XXXX | VSS | VDDSHV5 | |
13 | XXXX | VDD_CORE | VDD_CORE | XXXX | VDD_CORE | VDD_CORE | |
12 | VSS | VDD_CORE | VDD_CORE | VSS | VDD_CORE | VDD_CORE | |
11 | VDD_CORE | VSS | VSS | VSS | VSS | VSS | |
10 | XXXX | VSS | XXXX | XXXX | XXXX | VSS | |
9 | VDD_CORE | VSS | VSS | VSS | VSS | VSS | |
8 | VSS | VDD_CORE | VDD_CORE | VSS | VDD_CORE | VDD_CORE | |
7 | XXXX | VDD_CORE | VDD_CORE | XXXX | VDD_CORE | VDD_CORE | |
6 | XXXX | VDDS_DDR | VSS | XXXX | VSS | VDDS_DDR | |
5 | VDDS_DDR | VDDS_DDR | VSS | VDDS_DDR | VSS | VDDS_DDR | |
4 | DDR_A11 | DDR_VREF | XXXX | VDDS_DDR | XXXX | DDR_D11 | |
3 | DDR_CKE | DDR_A14 | XXXX | DDR_DQM1 | XXXX | DDR_D10 | |
2 | DDR_RESETn | DDR_CSn0 | DDR_A1 | DDR_D8 | DDR_DQSn1 | DDR_D12 | |
1 | DDR_ODT | DDR_A13 | DDR_VTP | DDR_D9 | DDR_DQS1 | DDR_D13 |