SLUSC35B April 2015 – April 2019 AM3358-EP
PRODUCTION DATA.
The AM3358-EP device contains many peripheral interfaces. In order to reduce package size and lower overall system cost while maintaining maximum functionality, many of the AM3358-EP terminals can multiplex up to eight signal functions. Although there are many combinations of pin multiplexing that are possible, only a certain number of sets, called I/O Sets, are valid due to timing limitations. These valid I/O Sets were carefully chosen to provide many possible application scenarios for the user.
Texas Instruments has developed a Windows-based application called Pin Mux Utility that helps a system designer select the appropriate pin-multiplexing configuration for their AM3358-EP-based product design. The Pin Mux Utility provides a way to select valid I/O Sets of specific peripheral interfaces to ensure the pin-multiplexing configuration selected for a design only uses valid I/O Sets supported by the AM3358-EP device.
SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | BALL [4] |
---|---|---|---|
AIN0 | Analog Input/Output | A | B6 |
AIN1 | Analog Input/Output | A | C7 |
AIN2 | Analog Input/Output | A | B7 |
AIN3 | Analog Input/Output | A | A7 |
AIN4 | Analog Input/Output | A | C8 |
AIN5 | Analog Input | A | B8 |
AIN6 | Analog Input | A | A8 |
AIN7 | Analog Input | A | C9 |
VREFN | Analog Negative Reference Input | AP | A9 |
VREFP | Analog Positive Reference Input | AP | B9 |
SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | BALL [4] |
---|---|---|---|
EMU0 | MISC EMULATION PIN | I/O | C14 |
EMU1 | MISC EMULATION PIN | I/O | B14 |
EMU2 | MISC EMULATION PIN | I/O | A15, A17, C13 |
EMU3 | MISC EMULATION PIN | I/O | B17, D13, D14 |
EMU4 | MISC EMULATION PIN | I/O | A14, C15, T13 |
nTRST | JTAG TEST RESET (ACTIVE LOW) | I | B10 |
TCK | JTAG TEST CLOCK | I | A12 |
TDI | JTAG TEST DATA INPUT | I | B11 |
TDO | JTAG TEST DATA OUTPUT | O | A11 |
TMS | JTAG TEST MODE SELECT | I | C11 |
SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | BALL [4] |
---|---|---|---|
lcd_ac_bias_en | LCD AC bias enable chip select | O | R6 |
lcd_data0 | LCD data bus | I/O | R1 |
lcd_data1 | LCD data bus | I/O | R2 |
lcd_data10 | LCD data bus | I/O | U3 |
lcd_data11 | LCD data bus | I/O | U4 |
lcd_data12 | LCD data bus | I/O | V2 |
lcd_data13 | LCD data bus | I/O | V3 |
lcd_data14 | LCD data bus | I/O | V4 |
lcd_data15 | LCD data bus | I/O | T5 |
lcd_data16 | LCD data bus | O | U13 |
lcd_data17 | LCD data bus | O | V13 |
lcd_data18 | LCD data bus | O | R12 |
lcd_data19 | LCD data bus | O | T12 |
lcd_data2 | LCD data bus | I/O | R3 |
lcd_data20 | LCD data bus | O | U12 |
lcd_data21 | LCD data bus | O | T11 |
lcd_data22 | LCD data bus | O | T10 |
lcd_data23 | LCD data bus | O | U10 |
lcd_data3 | LCD data bus | I/O | R4 |
lcd_data4 | LCD data bus | I/O | T1 |
lcd_data5 | LCD data bus | I/O | T2 |
lcd_data6 | LCD data bus | I/O | T3 |
lcd_data7 | LCD data bus | I/O | T4 |
lcd_data8 | LCD data bus | I/O | U1 |
lcd_data9 | LCD data bus | I/O | U2 |
lcd_hsync | LCD Horizontal Sync | O | R5 |
lcd_memory_clk | LCD MCLK | O | J17, V12 |
lcd_pclk | LCD pixel clock | O | V5 |
lcd_vsync | LCD Vertical Sync | O | U5 |