SPRS695D September 2011 – January 2016 AM3871 , AM3874
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
Supply voltage ranges (Steady State): | Core (CVDD, CVDD_ARM) | -0.3 V to 1.5 V | ||
I/O, 1.8 V (DVDD_M, DVDD_DDR[0], DVDD_DDR[1], VDDA_1P8, VDDA_ARMPLL_1P8, VDDA_VID0PLL_1P8, VDDA_VID1PLL_1P8, VDDA_AUDIOPLL_1P8, VDDA_DDRPLL_1P8, VDDA_L3PLL_1P8, VDDA_PCIE_1P8, VDDA_SATA_1P8, VDDA_HDMI_1P8, VDDA_USB0_1P8, VDDA_USB1_1P8, VDDA_VDAC_1P8) | -0.3 V to 2.1 V | |||
I/O 3.3 V (DVDD, DVDD_GPMC, DVDD_GPMCB, DVDD_SD, DVDD_C) | -0.3 V to 4.0 V | |||
DDR Reference Voltage (VREFSSTL_DDR[0], VREFSSTL_DDR[1]) | -0.3 V to 1.1 V | |||
Input and Output voltage ranges: | V I/O, 1.5-V pins (Steady State) | -0.3 V to DVDD_DDR[x] + 0.3 V | ||
V I/O, 1.8-V pins (Steady State) | -0.3 V to DVDD + 0.3 V -0.3 V to DVDD_x + 0.3 V |
|||
V I/O, 3.3-V pins (Steady State) | -0.3 V to DVDD + 0.3 V -0.3 V to DVDD_x + 0.3 V |
|||
Operating junction temperature range, TJ: | Commercial Temperature | 0°C to 90°C | ||
Industrial | -40°C to 90°C | |||
Extended | -40°C to 105°C | |||
Storage temperature range, Tstg: | -55°C to 150°C | |||
Latch-up Performance: | I-test: Silicon Revision 3.0, All I/O pins(5) | ±100 mA | ||
I-test: Silicon Revision 2.1, All I/O pins(5) | ±70 mA | |||
Over-Voltage Test, All Supply pins(6) | 1.5xVddmax V | |||
Electrostatic Discharge (ESD) Performance: | ESD-HBM (Human Body Model)(3) | ±1000 V | ||
ESD-CDM (Charged-Device Model)(4) | ±250 V |
PARAMETER | MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|---|
CVDD | Supply voltage, Core (Scalable) DVFS only, No AVS |
166% OPP | 1.28 | 1.35 | 1.42 | V | |
120% OPP | 1.14 | 1.20 | 1.26 | ||||
100% OPP | 1.05 | 1.10 | 1.16 | ||||
DVDD | Supply voltage, I/O, standard pins(2) | 3.3 V | 3.14 | 3.3 | 3.47 | V | |
1.8 V | 1.71 | 1.8 | 1.89 | ||||
DVDD_GPMC | Supply voltage, I/O, GPMC pin group | 3.3 V | 3.14 | 3.3 | 3.47 | V | |
1.8 V | 1.71 | 1.8 | 1.89 | ||||
DVDD_GPMCB | Supply voltage, I/O, GPMCB pin group | 3.3 V | 3.14 | 3.3 | 3.47 | V | |
1.8 V | 1.71 | 1.8 | 1.89 | ||||
DVDD_SD | Supply voltage, I/O, SD pin group | 3.3 V | 3.14 | 3.3 | 3.47 | V | |
1.8 V | 1.71 | 1.8 | 1.89 | ||||
DVDD_C | Supply voltage, I/O, C pin group | 3.3 V | 3.14 | 3.3 | 3.47 | V | |
1.8 V | 1.71 | 1.8 | 1.89 | ||||
DVDD_M | Supply voltage, I/O, M pin group | 1.8 V | 1.71 | 1.8 | 1.89 | V | |
DVDD_DDR[0] DVDD_DDR[1] |
Supply voltage, I/O, DDR[0] and DDR[1] | DDR2 | 1.71 | 1.8 | 1.89 | V | |
DDR3 mode | 1.43 | 1.5 | 1.58 | ||||
VDDA_USB_3P3 | Supply voltage, I/O, Analog, USB 3.3 V | 3.14 | 3.3 | 3.47 | V | ||
VDDA_1P8 VDDA_x_1P8 |
Supply Voltage, I/O, Analog, (VDDA_1P8, VDDA_ARMPLL_1P8, VDDA_VID0PLL_1P8, VDDA_VID1PLL_1P8, VDDA_AUDIOPLL_1P8, VDDA_DDRPLL_1P8, VDDA_L3PLL_1P8, VDDA_PCIE_1P8, VDDA_SATA_1P8, VDDA_HDMI_1P8, VDDA_USB0_1P8, VDDA_USB1_1P8, VDDA_VDAC_1P8) Note: HDMI, USB0/1, and VDAC relative to their respective VSSA. |
1.71 | 1.8 | 1.89 | V | ||
VSS | Supply Ground (VSS, VSSA_HDMI, VSSA_USB, VSSA_VDAC, VSSA_DEVOSC(1), VSSA_AUXOSC(1)) | 0 | V | ||||
VREFSSTL_DDR[x] | IO Reference Voltage, (VREFSSTL_DDR[0], VREFSSTL_DDR[1]) | 0.49 * DVDD_DDR[x] | 0.50 * DVDD_DDR[x] | 0.51 * DVDD_DDR[x] | V | ||
USBx_VBUSIN | USBx VBUS Comparator Input | 4.75 | 5 | 5.25 | V | ||
VIH | High-level input voltage, LVCMOS (JTAG[TCK] pins), 3.3 V(2) | 2 | V | ||||
High-level input voltage, JTAG[TCK], 3.3 V | 2.15 | V | |||||
High-level input voltage, JTAG[TCK], 1.8 V | 1.45 | V | |||||
High-level input voltage, I2C (I2C[0] and I2C[1]) | 0.7DVDD | V | |||||
High-level input voltage, LVCMOS(2), 1.8 V | 0.65DVDDx | V | |||||
VIL | Low-level input voltage, LVCMOS(2), 3.3 V | 0.8 | V | ||||
Low-level input voltage, JTAG[TCK] | 0.45 | V | |||||
Low-level input voltage, I2C (I2C[0] and I2C[1]) | 0.3DVDDx | V | |||||
Low-level input voltage, LVCMOS(2), 1.8 V | 0.35DVDDx | V | |||||
IOH | High-level output current | 6 mA I/O buffers | -6 | mA | |||
DDR[0], DDR[1] buffers @ 50-Ω impedance setting | -8 | mA | |||||
IOL | Low-level output current | 6 mA I/O buffers | 6 | mA | |||
DDR[0], DDR[1] buffers @ 50-Ω impedance setting | 8 | mA | |||||
VID | Differential input voltage (SERDES_CLKN/P), [AC coupled] | 0.250 | 2.0 | V | |||
tt | Transition time, 10% - 90%, All inputs (unless otherwise specified in the Electrical Data/Timing sections of each peripheral) | 0.25P or 10(3) | ns | ||||
TJ | Operating junction temperature range(4) | Commercial Temperature (default) | 0 | 90 | °C | ||
Industrial | -40 | 90 | °C | ||||
Extended | -40 | 105 | °C |
The POH information in Table 5-1 is provided solely for convenience and does not extend or modify the warranty provided under TI’s standard terms and conditions for TI Semiconductor Products. To avoid significant device degradation, the device POH must be limited to those shown in Table 5-1.
Operating Condition | Nominal CVDD Voltage (V) | Junction Temperature (Tj) | Lifetime POH(1) |
---|---|---|---|
100% OPP | 1.1 | -40 to 105 °C | 100K |
120% OPP | 1.2 | -40 to 105 °C | 100K |
166% OPP | 1.35 | -40 to 105 °C | 49K |
Logic functions and parameter values are not ensured out of the range specified in Section 5.2, Recommended Operating Conditions.
The above notations cannot be deemed a warranty or deemed to extend or modify the warranty under TI’s standard terms and conditions for semiconductor products.
PARAMETER | TEST CONDITIONS(1) | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VOH | Low/Full speed: USB_DM and USB_DP | 2.8 | VDD_USB_3P3 | V | ||
High speed: USB_DM and USB_DP | 360 | 440 | mV | |||
High-level output voltage, LVCMOS(6) (3.3-V I/O) | 3.3 V, DVDDx = MIN, IOH = MAX | 2.4 | V | |||
High-level output voltage, LVCMOS(6) (1.8-V I/O) | 1.8 V, DVDDx = MIN, IOH = MAX | 1.26 | V | |||
VOL | Low/Full speed: USB_DM and USB_DP | 0.0 | 0.3 | V | ||
High speed: USB_DM and USB_DP | -10 | 10 | mV | |||
Low-level output voltage, LVCMOS(6) (3.3-V I/O) | 3.3 V, DVDDx = MAX, IOL = MAX | 0.4 | V | |||
Low-level output voltage, LVCMOS(6) (1.8-V I/O) | 1.8 V, DVDDx = MAX, IOL = MAX | 0.4 | V | |||
Low-level output voltage, I2C (I2C[0], I2C[1]) | 1.8/3.3 V, IOL = 4mA | 0.4 | V | |||
LDOs (applies to all LDOCAP_x pins) | 1.5 | V | ||||
II(2) | Input current, LVCMOS(6), 3.3 V mode | 0 < VI < DVDDx, 3.3 V pull disabled | -20 | 20 | µA | |
0 < VI < DVDDx, 3.3 V pulldown enabled(3) | 20 | 100 | 300 | µA | ||
0 < VI < DVDDx, 3.3 V pullup enabled(3) | -20 | -100 | -300 | µA | ||
Input current, LVCMOS(6), 1.8 V mode | 0 < VI < DVDDx, 1.8 V pull disabled | -5 | 5 | µA | ||
0 < VI < DVDDx, 1.8 V pulldown enabled(3) | 50 | 100 | 200 | µA | ||
0 < VI < DVDDx, 1.8 V pullup enabled(3) | -50 | -100 | -200 | µA | ||
Input current, I2C (I2C[0], I2C[1]) | 3.3 V mode | -20 | 20 | µA | ||
1.8 V mode | -5 | 5 | µA | |||
IOZ(4) | I/O Off-state output current | 3.3 V mode, pull enabled | -300 | 300 | µA | |
3.3 V mode, pull disabled | -20 | 20 | µA | |||
1.8 V mode, pull enabled | -200 | 200 | µA | |||
1.8 V mode, pull disabled | -5 | 5 | µA | |||
ICDD | Core (CVDD) supply current (scalable) | see note (5) | mA | |||
ICVDD_ARM | ARM Core Current (Scalable) | see note (5) | mA | |||
IDDD | 3.3-V I/O (DVDD, DVDD_GPMC, DVDD_GPMCB, DVDD_SD, DVDD_C, VDDA_USB_3P3) supply current | see note (5) | mA | |||
1.8-V I/O (DVDD, DVDD_GPMC, DVDD_GPMCB, DVDD_SD, DVDD_C DVDD_M, DVDD_DDR[0], DVDD_DDR[1] [for DDR2], VDDA_x_1P8) supply current | see note (5) | mA | ||||
1.5-V I/O (DVDD_DDR[0], DVDD_DDR[1] [for DDR3 SDRAM]) supply current | see note (5) | mA | ||||
CI | Input capacitance LVCMOS(6) | 12 | pF | |||
Co | Output capacitance LVCMOS(6) | 12 | pF |
NO. | °C/W(1) | AIR FLOW (m/s)(2) | ||
---|---|---|---|---|
1 | RΘJC | Junction-to-case | 0.39 | N/A |
2 | RΘJB | Junction-to-board | 3.87 | N/A |
3 | RΘJA | Junction-to-free air | 11.67 | 0.00 |
5 | RΘJMA | Junction-to-moving air | 8.59 | 1.00 |
6 | 7.80 | 2.00 | ||
7 | 7.33 | 3.00 | ||
8 | PsiJT | Junction-to-package top | 0.19 | 0.00 |
10 | 0.20 | 1.00 | ||
11 | 0.20 | 2.00 | ||
12 | 0.21 | 3.00 | ||
13 | PsiJB | Junction-to-board | 3.44 | 0.00 |
15 | 3.37 | 1.00 | ||
16 | 3.26 | 2.00 | ||
17 | 3.17 | 3.00 |