2 Revision History
Changes from March 8, 2019 to December 15, 2019 (from G Revision (March 2019) to H Revision)
- Added reminders to disable unused pulls and RX pads in Section 4.2, Pin AttributesGo
- Added note to gpmc_a[22:19] and gpmc_a[27:24] signals about internal pulldowns activation in Table 4-1, Pin AttributesGo
- Added clarification notes for EMU[1:0] connections in Table 4-21, GPIOs Signal Descriptions and Table 4-25, Debug Signal DescriptionsGo
- Updated clock names in Table 5-6, Maximum Supported FrequencyGo
- Removed footnote 1 regarding RTC oscillator in Table 5-6, Maximum Supported FrequencyGo
- Updated Power-Down Sequencing diagrams and footnotes in Section 5.10.3, Power Supply SequencesGo
- Updated EMIF_DLL_FCLK max rate in Table 5-32, DLL CharacteristicsGo
- Updated GPMC Synchronous Mode footnoteGo
- Added MII_TXER timing to Section 5.10.6.18.1, GMAC MII TimingsGo
- Updated Figure 5-72, GMAC MDIO diagrams and MDIO7 parameter values in Table 5-105, Switching Characteristics Over Recommended Operating Conditions for MDIO OutputGo
- Updated Section 6, Detailed DescriptionGo
- Updated information about WD_TIMER1 in Section 6.4.3.3, TimersGo
- Added Section 6.5, Identification and Section 6.6, Boot ModesGo
- Added note regarding DDR ECC solutions to Table 7-3, Supported DDR3 Device CombinationsGo
- Added clarifications about validated DDR topology in Section 7.2.2.15, CK and ADDR_CTRL Topologies and Routing DefinitionGo
- Updated note for cosmetic marks on package in Section 8.1.1, Standard Package SymbolizationGo
- Updated reference name to errata document in Section 8.3, Documentation SupportGo