SPRSP89A December 2023 – December 2024 AM62P , AM62P-Q1
ADVANCE INFORMATION
Refer to the PDF data sheet for device specific package drawings
SIGNAL NAME [1] | PIN TYPE [2] | DESCRIPTION [3] | AMH PIN [4] |
---|---|---|---|
DDR0_ACT_n | O | DDRSS Activation Command | T6 |
DDR0_ALERT_n | IO | DDRSS Alert | K3 |
DDR0_CAS_n (1) | O | DDR4 Column Address Strobe / LPDDR4 Chip Select 1B | T5 |
DDR0_PAR | O | DDRSS Command and Address Parity | T1 |
DDR0_RAS_n (1) | O | DDR4 Row Address Strobe / LPDDR4 Chip Select 0B | P6 |
DDR0_WE_n | O | DDRSS Write Enable | T4 |
DDR0_A0 | O | DDRSS Address Bus | K5 |
DDR0_A1 | O | DDRSS Address Bus | L2 |
DDR0_A2 | O | DDRSS Address Bus | L3 |
DDR0_A3 | O | DDRSS Address Bus | M2 |
DDR0_A4 | O | DDRSS Address Bus | N2 |
DDR0_A5 | O | DDRSS Address Bus | K2 |
DDR0_A6 | O | DDRSS Address Bus | N3 |
DDR0_A7 | O | DDRSS Address Bus | L1 |
DDR0_A8 | O | DDRSS Address Bus | M1 |
DDR0_A9 | O | DDRSS Address Bus | T2 |
DDR0_A10 | O | DDRSS Address Bus | R2 |
DDR0_A11 | O | DDRSS Address Bus | N5 |
DDR0_A12 | O | DDRSS Address Bus | P3 |
DDR0_A13 | O | DDRSS Address Bus | P2 |
DDR0_BA0 | O | DDRSS Bank Address | N6 |
DDR0_BA1 | O | DDRSS Bank Address | K4 |
DDR0_BG0 | O | DDRSS Bank Group | Y6 |
DDR0_BG1 | O | DDRSS Bank Group | U6 |
DDR0_CAL0 (2) | A | IO Pad Calibration Resistor | Y5 |
DDR0_CK0 | O | DDRSS Clock | R1 |
DDR0_CK0_n | O | DDRSS Negative Clock | P1 |
DDR0_CKE0 | O | DDRSS Clock Enable | N4 |
DDR0_CKE1 | O | DDRSS Clock Enable | P5 |
DDR0_CS0_n (1) | O | DDR4 Chip Select 0 / LPDDR4 Chip Select 0A | L6 |
DDR0_CS1_n (1) | O | DDR4 Chip Select 1 / LPDDR4 Chip Select 1A | T3 |
DDR0_DM0 | IO | DDRSS Data Mask | C3 |
DDR0_DM1 | IO | DDRSS Data Mask | H3 |
DDR0_DM2 | IO | DDRSS Data Mask | V4 |
DDR0_DM3 | IO | DDRSS Data Mask | AD1 |
DDR0_DQ0 | IO | DDRSS Data | B2 |
DDR0_DQ1 | IO | DDRSS Data | A3 |
DDR0_DQ2 | IO | DDRSS Data | A4 |
DDR0_DQ3 | IO | DDRSS Data | A5 |
DDR0_DQ4 | IO | DDRSS Data | A2 |
DDR0_DQ5 | IO | DDRSS Data | B4 |
DDR0_DQ6 | IO | DDRSS Data | D2 |
DDR0_DQ7 | IO | DDRSS Data | C4 |
DDR0_DQ8 | IO | DDRSS Data | E2 |
DDR0_DQ9 | IO | DDRSS Data | F1 |
DDR0_DQ10 | IO | DDRSS Data | G5 |
DDR0_DQ11 | IO | DDRSS Data | F2 |
DDR0_DQ12 | IO | DDRSS Data | G3 |
DDR0_DQ13 | IO | DDRSS Data | H4 |
DDR0_DQ14 | IO | DDRSS Data | J2 |
DDR0_DQ15 | IO | DDRSS Data | G2 |
DDR0_DQ16 | IO | DDRSS Data | U2 |
DDR0_DQ17 | IO | DDRSS Data | U3 |
DDR0_DQ18 | IO | DDRSS Data | U5 |
DDR0_DQ19 | IO | DDRSS Data | V5 |
DDR0_DQ20 | IO | DDRSS Data | V2 |
DDR0_DQ21 | IO | DDRSS Data | Y2 |
DDR0_DQ22 | IO | DDRSS Data | Y3 |
DDR0_DQ23 | IO | DDRSS Data | AA4 |
DDR0_DQ24 | IO | DDRSS Data | AC2 |
DDR0_DQ25 | IO | DDRSS Data | AA2 |
DDR0_DQ26 | IO | DDRSS Data | AC4 |
DDR0_DQ27 | IO | DDRSS Data | AD2 |
DDR0_DQ28 | IO | DDRSS Data | AD3 |
DDR0_DQ29 | IO | DDRSS Data | AC3 |
DDR0_DQ30 | IO | DDRSS Data | AE4 |
DDR0_DQ31 | IO | DDRSS Data | AE3 |
DDR0_DQS0 | IO | DDRSS Data Strobe | D1 |
DDR0_DQS0_n | IO | DDRSS Complimentary Data Strobe | C1 |
DDR0_DQS1 | IO | DDRSS Data Strobe | J1 |
DDR0_DQS1_n | IO | DDRSS Complimentary Data Strobe | H1 |
DDR0_DQS2 | IO | DDRSS Data Strobe | W1 |
DDR0_DQS2_n | IO | DDRSS Complimentary Data Strobe | V1 |
DDR0_DQS3 | IO | DDRSS Data Strobe | AA1 |
DDR0_DQS3_n | IO | DDRSS Complimentary Data Strobe | AB1 |
DDR0_ODT0 | O | DDRSS On-Die Termination for Chip Select 0 | L5 |
DDR0_ODT1 | O | DDRSS On-Die Termination for Chip Select 1 | V6 |
DDR0_RESET0_n | O | DDRSS Reset | AA5 |