SPRSP89A December 2023 – December 2024 AM62P , AM62P-Q1
ADVANCE INFORMATION
Refer to the PDF data sheet for device specific package drawings
Table 6-73, Table 6-74, Figure 6-61, Table 6-75, and Figure 6-62 present timing conditions, timing requirements, and switching characteristics for MCASP.
PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|
INPUT CONDITIONS | ||||
SRI | Input slew rate | 0.7 | 5 | V/ns |
OUTPUT CONDITIONS | ||||
CL | Output load capacitance | 1 | 10 | pF |
PCB CONNECTIVITY REQUIREMENTS | ||||
td(Trace Delay) | Propagation delay of each trace | 100 | 1100 | ps |
td(Trace Mismatch Delay) | Propagation delay mismatch across all traces | 100 | ps |
NO. | MODE(1) | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|
ASP1 | tc(AHCLKRX) | Cycle time, MCASP[x]_AHCLKR/X(4) | 20 | ns | ||
ASP2 | tw(AHCLKRX) | Pulse duration, MCASP[x]_AHCLKR/X(4) high or low | 0.5P(2) - 1.53 | ns | ||
ASP3 | tc(ACLKRX) | Cycle time, MCASP[x]_ACLKR/X(4) | 20 | ns | ||
ASP4 | tw(ACLKRX) | Pulse duration, MCASP[x]_ACLKR/X(4) high or low | 0.5R(3) - 1.53 | ns | ||
ASP5 | tsu(AFSRX-ACLKRX) | Setup time, MCASP[x]_AFSR/X(4) input valid before MCASP[x]_ACLKR/X(4) | ACLKR/X int | 9.29 | ns | |
ACLKR/X ext in/out | 4 | |||||
ASP6 | th(ACLKRX-AFSRX) | Hold time, MCASP[x]_AFSR/X(4) input valid after MCASP[x]_ACLKR/X(4) | ACLKR/X int | -1 | ns | |
ACLKR/X ext in/out | 1.6 | |||||
ASP7 | tsu(AXR-ACLKRX) | Setup time, MCASP[x]_AXR(4) input valid before MCASP[x]_ACLKR/X(4) | ACLKR/X int | 9.29 | ns | |
ACLKR/X ext in/out | 4 | |||||
ASP8 | th(ACLKRX-AXR) | Hold time, MCASP[x]_AXR(4) input valid after MCASP[x]_ACLKR/X(4) | ACLKR/X int | -1 | ns | |
ACLKR/X ext in/out | 1.6 |
NO. | PARAMETER | DESCRIPTION | MODE(1) | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
ASP9 | tc(AHCLKRX) | Cycle time, MCASP[x]_AHCLKR/X(4) | 20 | ns | ||
ASP10 | tw(AHCLKRX) | Pulse duration, MCASP[x]_AHCLKR/X(4) high or low | 0.5P(2) - 2 | ns | ||
ASP11 | tc(ACLKRX) | Cycle time, MCASP[x]_ACLKR/X(4) | 20 | ns | ||
ASP12 | tw(ACLKRX) | Pulse duration, MCASP[x]_ACLKR/X(4) high or low | 0.5R(3) - 2 | ns | ||
ASP13 | td(ACLKRX-AFSRX) | Delay time, MCASP[x]_ACLKR/X(4) transmit edge to MCASP[x]_AFSR/X(4) output valid | ACLKR/X int | -1 | 7.25 | ns |
ACLKR/X ext in/out | -15.29 | 12.84 | ||||
ASP14 | td(ACLKX-AXR) | Delay time, MCASP[x]_ACLKX(4) transmit edge to MCASP[x]_AXR(4) output valid | ACLKR/X int | -1 | 7.25 | ns |
ACLKR/X ext in/out | -15.29 | 12.84 | ||||
ASP15 | tdis(ACLKX-AXR) | Disable time, MCASP[x]_ACLKX(4) transmit edge to MCASP[x]_AXR(4) output high impedance | ACLKR/X int | -1 | 7.25 | ns |
ACLKR/X ext in/out | -14.9 | 14 |
For more information, see Multichannel Audio Serial Port (MCASP) section in Peripherals chapter in the device TRM.