SPRSP56G January 2021 – April 2024 AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 4-1 shows a comparison between devices, highlighting the differences.
FEATURES | REFERENCE NAME | AM6442 | AM6441 | AM6422 | AM6421 | AM6412 | AM6411 |
---|---|---|---|---|---|---|---|
CTRL_MMR_CFG0_JTAG_USER_ID[31:13](1) Register bit values by device "Features" code (See Nomenclature Description table for more information on device features) |
|||||||
C: | – | – | – | – | 0x19403 | 0x19203 | |
D: | 0x19464 | 0x19264 | 0x19424 | 0x19224 | – | – | |
E: | 0x19465 | 0x19265 | – | 0x19225 | – | – | |
F: | 0x19466 | 0x19266 | – | 0x19226 | – | – | |
PROCESSORS AND ACCELERATORS | |||||||
Speed Grades (See Table 6-1) | S | S, K | |||||
Arm Cortex-A53 Microprocessor Subsystem | Arm A53 | Dual Core | Single Core | Dual Core | Single Core | Dual Core | Single Core |
Arm Cortex-R5F | Arm R5F | 2 × Dual Core R5FSS0_CORE0 R5FSS0_CORE1 R5FSS1_CORE0 R5FSS1_CORE1 |
2 × Single Core R5FSS0_CORE0 R5FSS1_CORE0 |
Single Core R5FSS0_CORE0 |
|||
Arm Cortex-M4F | Arm M4F | Single Core Functional Safety Optional(4) |
Single Core | ||||
Device Management Security Controller | DMSC-L | Yes | |||||
Crypto Accelerators | Security | Yes | |||||
PROGRAM AND DATA STORAGE | |||||||
On-Chip Shared Memory (RAM) in MAIN Domain | OCSRAM | 2MB | |||||
R5F Tightly Coupled Memory (TCM) | TCM | 4 x 64KB | 2 x 128KB | 1 x 128KB | |||
On-Chip Shared Memory (RAM) in M4F Domain | MCU_MSRAM | 256KB | |||||
DDR4/LPDDR4 DDR Subsystem | DDRSS | Up to 2GB (16-bit data) with inline ECC | |||||
General-Purpose Memory Controller | GPMC | Up to 128MB with ECC | |||||
PERIPHERALS | |||||||
Modular Controller Area Network Interface | MCAN | 2 | |||||
Full CAN-FD Support(2) | MCAN | Optional | Optional | No | Optional | No | No |
General-Purpose I/O | GPIO | Up to 198 | |||||
Inter-Integrated Circuit Interface | I2C | 6 | |||||
Analog-to-Digital Converter | ADC | 1 | No | ||||
Multichannel Serial Peripheral Interface | MCSPI | 7 | |||||
Multi-Media Card/ Secure Digital Interface | MMCSD0 | eMMC (8-bits) | |||||
MMCSD1 | SD/SDIO (4-bits) | ||||||
Fast Serial Interface | FSI_TX | 2 | |||||
FSI_RX | 6 | ||||||
Flash Subsystem (FSS)(3) | OSPI0/QSPI0 | Yes | |||||
PCI Express Port with Integrated SerDes PHY | PCIE0 | Single Lane(7) | |||||
Programmable Real-Time Unit Subsystem(5) | PRU_ICSSG | 2 | |||||
PRU_ICSSG Industrial Communication Support(6) | PRU_ICSSG | Optional | Optional | Yes | Optional | No | No |
Gigabit Ethernet Interface | CPSW3G | Yes | |||||
General-Purpose Timers | TIMER | 16 (4 in MCU Channel) | |||||
Enhanced Pulse-Width Modulator Module | EPWM | 9 | |||||
Enhanced Capture Module | ECAP | 3 | |||||
Enhanced Quadrature Encoder Pulse Module | EQEP | 3 | |||||
Universal Asynchronous Receiver and Transmitter | UART | 9 | |||||
Universal Serial Bus (USB3.1 Gen1) SuperSpeed Dual-Role-Device (DRD) Ports with SS SerDes PHY and USB 2.0 PHY | USB0 | Yes(7) |