SPRSP52C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-2 through Table 6-3 defines the device Operating Performance Points (OPPs). As shown in these tables, each OPP defines a voltage and frequency pair for a given voltage domain supply.
This device, when used in a production system, only supports one static OPP over the lifetime of the device. When designing a production system, a fixed OPP should be selected based on the maximum frequency required by the system. The corresponding OPP voltage must then be exclusively used by the device.
VDD_MPU0 OPPs(1) | VDD_MPU0 | MPU0 | ||
---|---|---|---|---|
MIN | NOM | MAX | ||
OPP_NOM | 1.06 | 1.1 | 1.16 | 800 MHz |
OPP_OD | 1.14 | 1.2 | 1.26 | 1 GHz |
OPP_TURBO | 1.2 | 1.24 | 1.28 | 1.1 GHz |
VDD_MPU1 OPPs(1) | VDD_MPU1 | MPU1 | ||
---|---|---|---|---|
MIN | NOM | MAX | ||
OPP_NOM | 1.06 | 1.1 | 1.16 | 800 MHz |
OPP_OD | 1.14 | 1.2 | 1.26 | 1 GHz |
OPP_TURBO | 1.2 | 1.24 | 1.28 | 1.1 GHz |
Table 6-4 describes the standard processor clocks speed characteristics vs OPP of the device.
CLOCK(1)(2) | OPP_NOM | OPP_OD | OPP_TURBO |
---|---|---|---|
MAXIMUM FREQUENCY (MHz) | MAXIMUM FREQUENCY (MHz) | MAXIMUM FREQUENCY (MHz) | |
VD_CORE | |||
GPU | 450 | N/A | N/A |
DDR4 | 800 (DDR-1600) | N/A | N/A |
CBASS0 | 250 | N/A | N/A |
ICSSG | 250 | N/A | N/A |
VD_MPU0 | |||
MPU0 | 800 | 1000 | 1100 |
VD_MPU1 | |||
MPU1 | 800 | 1000 | 1100 |
VD_MCU | |||
MCU | 400 | N/A | N/A |
VD_WKUP | |||
DMSC | 200 | N/A | N/A |