SPRSP52C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-47, Table 6-48, Figure 6-68, Figure 6-69 present Timing Requirements and Switching Characteristics for SPI - Master Mode.
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
SM4 | tsu(MISO-SPICLK) | Setup time, SPI_D[x] valid before SPI_CLK active edge | 2 | ns | |
SM5 | th(SPICLK-MISO) | Hold time, SPI_D[x] valid after SPI_CLK active edge | 3 | ns |
NO. | DESCRIPTION | MODE | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
SM1 | tc(SPICLK) | Cycle time, SPI_CLK | 20.8 | ns | ||
SM2 | tw(SPICLKL) | Typical Pulse duration, SPI_CLK low | -1 + 0.5P(1) | ns | ||
SM3 | tw(SPICLKH) | Typical Pulse duration, SPI_CLK high | -1 + 0.5P(1) | ns | ||
SM6 | td(SPICLK-SIMO) | Delay time, SPI_CLK active edge to SPI_D[x] transition | -3 | 2 | ns | |
SM7 | tsk(CS-SIMO) | Delay time, SPI_CS[x] active to SPI_D[x] transition | 5 | ns | ||
SM8 | td(SPICLK-CS) | Delay time, SPI_CS[x] active to SPI_CLK first edge | Master_PHA0_POL0; Master_PHA0_POL1; | -4 + B(2) | ns | |
Master_PHA1_POL0; Master_PHA1_POL1; | -4 + A(3) | ns | ||||
SM9 | td(SPICLK-CS) | Delay time, SPI_CLK last edge to SPI_CS[x] inactive | Master_PHA0_POL0; Master_PHA0_POL1; | -4 + A(3) | ns | |
Master_PHA1_POL0; Master_PHA1_POL1; | -4 + B(2) | ns |