SPRSP52C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-49, Table 6-50, Figure 6-70and Figure 6-71 present Timing Requirements and Switching Characteristics for SPI - Slave Mode.
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
SS1 | tc(SPICLK) | Cycle time, SPI_CLK | 20.8 | ns | |
SS2 | tw(SPICLKL) | Typical Pulse duration, SPI_CLK low | 0.45P(1) | ns | |
SS3 | tw(SPICLKH) | Typical Pulse duration, SPI_CLK high | 0.45P(1) | ns | |
SS4 | tsu(SIMO-SPICLK) | Setup time, SPI_D[x] valid before SPI_CLK active edge | 5 | ns | |
SS5 | th(SPICLK-SIMO) | Hold time, SPI_D[x] valid after SPI_CLK active edge | 5 | ns | |
SS8 | tsu(CS-SPICLK) | Setup time, SPI_CS[x] valid before SPI_CLK first edge | 5 | ns | |
SS9 | th(SPICLK-CS) | Hold time, SPI_CS[x] valid after SPI_CLK last edge | 5 | ns |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
SS6 | td(SPICLK-SOMI) | Delay time, SPI_CLK active edge to mcspi_somi transition | 2 | 5 | ns |
SS7 | tsk(CS-SOMI) | Delay time, SPI_CS[x] active edge to mcspi_somi transition | 20.95 | ns |
For more information, see section Multichannel Serial Peripheral Interface (MCSPI) in the device TRM.