SPRSPA3A March 2024 – September 2024 AM67 , AM67A
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 4-1 shows a comparison between devices, highlighting the differences.
FEATURES(1) | REFERENCE NAME |
AM67A94 | AM67A74 | AM6754 | AM6734 |
---|---|---|---|---|---|
PROCESSORS AND ACCELERATORS | |||||
Speed Grades (See Device Speed Grades) | J, K | ||||
Arm
Cortex-A53 Microprocessor Subsystem |
Arm A53 | Quad Core | |||
Arm Cortex-R5F in MCU domain | MCU_R5F | Single Core | |||
Arm Cortex-R5F in MAIN domain | R5FSS0 | Single Core | |||
Device Management Subsystem | WKUP_R5F | Single Core | |||
Hardware Security Module | HSM | Yes | |||
Crypto Accelerators | Security | Yes | |||
C7x Floating Point, Vector DSP | C7x256V DSP | Dual Core(6) | No | ||
Deep Learning Accelerator | MMA | Dual Core(6) | No | ||
Graphics Processing Unit | GPU | Yes | No | Yes | No |
Video Encoder / Decoder | VENC/VDEC | Yes | No | ||
Motion JPEG Encoder | JPEG | Yes | No | ||
Depth and Motion Processing Accelerators | DMPAC | Yes | No | ||
Vision Processing Accelerators | VPAC3L | Yes | No | ||
SAFETY AND SECURITY | |||||
Safety Targeted | Safety | Optional(2) | |||
Device Security | Security | Optional(3) | |||
AEC-Q100 Qualified | Q1 | No | |||
PROGRAM AND DATA STORAGE | |||||
On-Chip Shared Memory (RAM) in MAIN Domain | OCSRAM | 256KB | |||
On-Chip Shared Memory (RAM) in MCU Domain | MCU_MSRAM | 512KB | |||
LPDDR4 DDR Subsystem | DDRSS | 32-bit data with inline ECC up to 8GB | |||
General-Purpose Memory Controller | GPMC | Up to 128MB with ECC | |||
PERIPHERALS | |||||
Display Subsystem | DSS7UL | 1x DPI | |||
1x LVDS | |||||
1x DSI | |||||
Modular Controller Area Network Interface | MCAN | 4 | |||
Full CAN-FD Support | CAN-FD | Yes | |||
General-Purpose I/O | GPIO | Up to 147 | |||
Inter-Integrated Circuit Interface | I2C | 7 | |||
Multichannel Audio Serial Port | MCASP | 5 | |||
Multichannel Serial Peripheral Interface | MCSPI | 5 | |||
Multi-Media Card/Secure Digital Interface | MMC/SD | 1x eMMC (8-bits) | |||
2x SD/SDIO (4-bits) | |||||
Flash Subsystem (FSS)(4) | OSPI0/QSPI0 | Yes(4) | |||
Gigabit Ethernet Interface | CPSW3G(5) | 2 Ports (RGMII/RMII/SGMII(5)) | |||
General-Purpose Timers | TIMER | 14 (4 in MCU and 2 in WKUP) | |||
Enhanced Pulse-Width Modulator Module | EPWM | 3 | |||
Enhanced Capture Module | ECAP | 3 | |||
Enhanced Quadrature Encoder Pulse Module | EQEP | 3 | |||
Universal Asynchronous Receiver and Transmitter | UART | 9 | |||
PCI Express Gen3 Port with Integrated PHY | PCIe(5) | Single Lane | |||
CSI2-RX Controller with DPHY | CSI-RX | 4x4L | |||
CSI2-TX Controller | CSI-TX | 1x4L | |||
USB2.0 Controller with PHY | USB 2.0 | 1 | |||
USB3.0 Controller with PHY | USB 3.1 Gen 1(5) | 1 |