SBASB14 October 2024 AMC0311S-Q1
ADVANCE INFORMATION
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
tr | Output signal rise time | 1.8 | µs | |||
tf | Output signal fall time | 1.8 | µs | |||
VINP to VOUT signal delay (50% - 10%) | Unfiltered output | 2.4 | µs | |||
VINP to VOUT signal delay (50% - 50%) | Unfiltered output | 3.0 | 3.2 | µs | ||
VINP to VOUT signal delay (50% - 90%) | Unfiltered output | 4.2 | µs | |||
tAS | Analog settling time | AVDD step to 3.0V with DVDD ≥ 3.0V, to VOUT valid, 0.1% settling | 50 | 100 | µs |