SPRS971D August 2016 – March 2020 AMIC110
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
TI only supports board designs that follow the guidelines outlined in this document. Table 7-45 and Figure 7-38 show the switching characteristics and timing diagram for the DDR2 memory interface.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | tc(DDR_CK)
tc(DDR_CKn) |
Cycle time, DDR_CK and DDR_CKn | 3.75 | 8(1) | ns |