SPRS971D August 2016 – March 2020 AMIC110
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
The DDR3 interface schematic varies, depending upon the width of the DDR3 devices used. Figure 7-47 shows the schematic connections for 16-bit interface on the AMIC110 device using one x16 DDR3 device and Figure 7-49 shows the schematic connections for 16-bit interface on the AMIC110 device using two x8 DDR3 devices. The AMIC110 DDR3 memory interface only supports 16-bit wide mode of operation. The AMIC110 device can only source one load connected to the DQS[x] and DQ[x] net class signals and two loads connected to the CK and ADDR_CTRL net class signals. For more information related to net classes, see Section 7.7.2.3.3.8.