SPRS971D August 2016 – March 2020 AMIC110
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
NOTE
Table 5-10 summarizes the power consumption at the AMIC110 power terminals.
SUPPLY NAME | DESCRIPTION | MAX | UNIT | |
---|---|---|---|---|
VDD_CORE(2) | Maximum current rating for the core domain; OPP100 | 400 | mA | |
Maximum current rating for the core domain; OPP50 | 250 | |||
VDD_MPU(2) | Maximum current rating for the MPU domain; Nitro | at 1 GHz | 1000 | mA |
Maximum current rating for the MPU domain; Turbo | at 800 MHz | 800 | ||
at 720 MHz | 720 | |||
Maximum current rating for the MPU domain; OPP120 | at 720 MHz | 720 | ||
at 600 MHz | 600 | |||
Maximum current rating for the MPU domain; OPP100 | at 600 MHz | 600 | ||
at 500 MHz | 500 | |||
at 300 MHz | 380 | |||
at 275 MHz | 350 | |||
Maximum current rating for the MPU domain; OPP50 | at 300 MHz | 330 | ||
at 275 MHz | 300 | |||
CAP_VDD_RTC(3) | Maximum current rating for RTC domain input and LDO output | 2 | mA | |
VDDS_RTC | Maximum current rating for the RTC domain | 5 | mA | |
VDDS_DDR | Maximum current rating for DDR I/O domain | 250 | mA | |
VDDS | Maximum current rating for all dual-voltage I/O domains | 50 | mA | |
VDDS_SRAM_CORE_BG | Maximum current rating for core SRAM LDOs | 10 | mA | |
VDDS_SRAM_MPU_BB | Maximum current rating for MPU SRAM LDOs | 10 | mA | |
VDDS_PLL_DDR | Maximum current rating for the DPLL DDR | 10 | mA | |
VDDS_PLL_CORE_LCD | Maximum current rating for the DPLL Core and LCD | 20 | mA | |
VDDS_PLL_MPU | Maximum current rating for the DPLL MPU | 10 | mA | |
VDDS_OSC | Maximum current rating for the system oscillator I/Os | 5 | mA | |
VDDA1P8V_USB0 | Maximum current rating for USBPHY 1.8 V | 25 | mA | |
VDDA1P8V_USB1(4) | Maximum current rating for USBPHY 1.8 V | 25 | mA | |
VDDA3P3V_USB0 | Maximum current rating for USBPHY 3.3 V | 40 | mA | |
VDDA3P3V_USB1(4) | Maximum current rating for USBPHY 3.3 V | 40 | mA | |
VDDA_ADC | Maximum current rating for ADC | 10 | mA | |
VDDSHV1(5) | Maximum current rating for dual-voltage I/O domain | 50 | mA | |
VDDSHV2(4) | Maximum current rating for dual-voltage I/O domain | 50 | mA | |
VDDSHV3(4) | Maximum current rating for dual-voltage I/O domain | 50 | mA | |
VDDSHV4 | Maximum current rating for dual-voltage I/O domain | 50 | mA | |
VDDSHV5 | Maximum current rating for dual-voltage I/O domain | 50 | mA | |
VDDSHV6 | Maximum current rating for dual-voltage I/O domain | 100 | mA |
Table 5-11 summarizes the power consumption of the AMIC110 low-power modes.
NOTE
The SGX module is not supported for this family of devices, but the "GFX" name is still present in some power domain names.
POWER MODES | APPLICATION STATE | POWER DOMAINS, CLOCKS, AND VOLTAGE SUPPLY STATES | NOM | MAX | UNIT |
---|---|---|---|---|---|
Standby | DDR memory is in self-refresh and contents are preserved. Wake up from any GPIO. Cortex-A8 context/register contents are lost and must be saved before entering standby. On exit, context must be restored from DDR. For wakeup, boot ROM executes and branches to system resume. | Power supplies:
|
16.5 | 22.0 | mW |
Deepsleep1 | On-chip peripheral registers are preserved. Cortex-A8 context/registers are lost, so the application must save them to the L3 OCMC RAM or DDR before entering DeepSleep. DDR is in self-refresh. For wakeup, boot ROM executes and branches to system resume. | Power supplies:
|
6.0 | 10.0 | mW |
Deepsleep0 | PD_PER peripheral and Cortex-A8/MPU register information will be lost. On-chip peripheral register (context) information of PD-PER domain must be saved by application to SDRAM before entering this mode. DDR is in self-refresh. For wakeup, boot ROM executes and branches to peripheral context restore followed by system resume. | Power supplies:
|
3.0 | 4.3 | mW |