SWRS314A
January 2024 – November 2024
AWR2544
ADVANCE INFORMATION
1
1
Features
2
Applications
3
Description
3.1
Functional Block Diagram
4
Device Comparison
5
Related Products
6
Pin Configurations and Functions
6.1
Pin Diagram
6.2
Pin Attributes
6.3
Signal Descriptions - Digital
6.4
Signal Descriptions - Analog
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Power-On Hours (POH)
7.4
Recommended Operating Conditions
7.5
VPP Specifications for One-Time Programmable (OTP) eFuses
7.5.1
Recommended Operating Conditions for OTP eFuse Programming
7.5.2
Hardware Requirements
7.5.3
Impact to Your Hardware Warranty
7.6
Power Supply Specifications
7.7
Power Consumption Summary
7.8
RF Specifications
7.9
Thermal Resistance Characteristics
7.10
Power Supply Sequencing and Reset Timing
7.11
Input Clocks and Oscillators
7.11.1
Clock Specifications
7.12
Peripheral Information
7.12.1
QSPI Flash Memory Peripheral
7.12.1.1
QSPI Timing Conditions
7.12.1.2
QSPI Timing Requirements #GUID-C38B9713-DC57-4B3B-8AFF-A79AF70E5A5A/GUID-97D19708-D87E-443B-9ADF-1760CFEF6F4C #GUID-C38B9713-DC57-4B3B-8AFF-A79AF70E5A5A/GUID-0A61EEC9-2B95-4C27-B219-18D27C8F9430
7.12.1.3
QSPI Switching Characteristics #GUID-D1480E86-4079-4A44-A68A-26C2D9F4506B/T4362547-64 #GUID-D1480E86-4079-4A44-A68A-26C2D9F4506B/T4362547-65
7.12.2
Multibuffered / Standard Serial Peripheral Interface (MibSPI)
7.12.2.1
MibSPI Peripheral Description
7.12.2.2
MibSPI Transmit and Receive RAM Organization
7.12.2.2.1
SPI Timing Conditions
7.12.2.2.2
SPI Controller Mode Switching Parameters (CLOCK PHASE = 0, SPICLK = output, SPISIMO = output, and SPISOMI = input) #GUID-3DD8619F-41DB-47CF-9AF7-5916CFF97E61/T4362547-236 #GUID-3DD8619F-41DB-47CF-9AF7-5916CFF97E61/T4362547-237 #GUID-3DD8619F-41DB-47CF-9AF7-5916CFF97E61/T4362547-238
7.12.2.2.3
SPI Controller Mode Switching Parameters (CLOCK PHASE = 1, SPICLK = output, SPISIMO = output, and SPISOMI = input) #GUID-220CE6B8-D17E-48AF-BF69-AAEC97D55C95/T4362547-244 #GUID-220CE6B8-D17E-48AF-BF69-AAEC97D55C95/T4362547-245 #GUID-220CE6B8-D17E-48AF-BF69-AAEC97D55C95/T4362547-246
7.12.2.3
SPI Peripheral Mode I/O Timings
7.12.2.3.1
SPI Peripheral Mode Switching Parameters (SPICLK = input, SPISIMO = input, and SPISOMI = output) #GUID-BF2B230C-8F03-4C6A-A240-6DFD0CEC87C8/T4362547-70 #GUID-BF2B230C-8F03-4C6A-A240-6DFD0CEC87C8/T4362547-71 #GUID-BF2B230C-8F03-4C6A-A240-6DFD0CEC87C8/T4362547-73
7.12.3
Ethernet Switch (RGMII/RMII/MII) Peripheral
7.12.3.1
RGMII/RMII/MII Timing Conditions
7.12.3.2
RGMII Transmit Clock Switching Characteristics
7.12.3.3
RGMII Transmit Data and Control Switching Characteristics
7.12.3.4
RGMII Receive Clock Timing Requirements
7.12.3.5
RGMII Receive Data and Control Timing Requirements
7.12.3.6
RMII Transmit Clock Switching Characteristics
7.12.3.7
RMII Transmit Data and Control Switching Characteristics
7.12.3.8
RMII Receive Clock Timing Requirements
7.12.3.9
RMII Receive Data and Control Timing Requirements
7.12.3.10
MII Transmit Switching Characteristics
7.12.3.11
MII Receive Clock Timing Requirements
7.12.3.12
MII Receive Timing Requirements
7.12.3.13
MII Transmit Clock Timing Requirements
7.12.3.14
MDIO Interface Timings
7.12.4
LVDS Instrumentation and Measurement Peripheral
7.12.4.1
LVDS Interface Configuration
7.12.4.2
LVDS Interface Timings
7.12.5
UART Peripheral
7.12.5.1
SCI Timing Requirements
7.12.6
Inter-Integrated Circuit Interface (I2C)
7.12.6.1
I2C Timing Requirements #GUID-5F6D5D17-1161-44B3-ABD1-283215937B93/T4362547-185
7.12.7
Enhanced Pulse-Width Modulator (ePWM)
7.12.8
General-Purpose Input/Output
7.12.8.1
Switching Characteristics for Output Timing versus Load Capacitance (CL) #GUID-918A19D2-41ED-481C-96AE-E1C69B8B3446/T4362547-45 #GUID-918A19D2-41ED-481C-96AE-E1C69B8B3446/T4362547-50
7.13
Emulation and Debug
7.13.1
Emulation and Debug Description
7.13.2
JTAG Interface
7.13.2.1
Timing Requirements for IEEE 1149.1 JTAG
7.13.2.2
Switching Characteristics for IEEE 1149.1 JTAG
7.13.3
ETM Trace Interface
7.13.3.1
ETM TRACE Timing Requirements
7.13.3.2
ETM TRACE Switching Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Subsystems
8.3.1
RF and Analog Subsystem
8.3.1.1
RF Clock Subsystem
8.3.1.2
Transmit Subsystem
8.3.1.3
Receive Subsystem
8.3.2
Processor Subsystem
8.3.3
Automotive Interfaces
8.4
Other Subsystems
8.4.1
Hardware Accelerator Subsystem
8.4.2
Security – Hardware Security Module
8.4.3
ADC Channels (Service) for User Application
9
Monitoring and Diagnostics
9.1
Monitoring and Diagnostic Mechanisms
10
Applications, Implementation, and Layout
10.1
Application Information
10.2
Short and Medium Range Radar
10.3
Reference Schematic
11
Device and Documentation Support
11.1
Device Support
11.2
Device Nomenclature
11.3
Tools and Software
11.4
Documentation support
11.5
Support Resources
11.6
Trademarks
11.7
Electrostatic Discharge Caution
11.8
Glossary
12
Revision History
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
AMQ|248
Thermal pad, mechanical data (Package|Pins)
Orderable Information
swrs314a_oa
7.12.3.10
MII Transmit Switching Characteristics
PARAMETER
DESCRIPTION
MIN
MAX
UNIT
t
d(TX_CLK-TXD)
Delay time, miin_txclk to transmit selected signals valid
0
25
ns
t
d(TX_CLK-TX_EN)
t
d(TX_CLK-TX_ER)
Figure 7-16
MAC Transmit Interface Timing, MIIn operation