SWRS314A January 2024 – November 2024 AWR2544
ADVANCE INFORMATION
The supported LVDS lane configuration is 2-data lane (LVDS_TXP/M), one Bit Clock lane (LVDS__TXxx_CLKP/M) and one Frame clock lane (LVDS_TXxx_FRCLKP/M). The LVDS interface supports programmable data rates with the maximum being 900 Mbps (450 MHz DDR Clock).
Note that the bit clock is in DDR format and hence the number of toggles in the clock is equivalent to data.