SWRS314A January 2024 – November 2024 AWR2544
ADVANCE INFORMATION
Table 7-3 and Table 7-4 summarize the power consumption at the power terminals.
PARAMETER(1) | SUPPLY NAME | DESCRIPTION | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|---|
Current consumption | VDD, VDD_SRAM, VNWA | Total current drawn by all nodes driven by 1.2V rail | TBD | TBD | mA | |
VDDA_10RF1, VDDA_10RF2 | Total current drawn by all nodes driven by 1V rail when all 4 transmitters are used | TBD | 2300 | |||
VIOIN_18, VDDA_18CLK, VDDA_18PM, VIOIN_18CSI, VIOIN_18LVDS, VDDA_18BB, VDDA_18VCO | Total current drawn by all nodes driven by 1.8V rail | TBD | 600 | |||
VIOIN | Total current drawn by all nodes driven by 3.3V rail | 50 | TBD |
PARAMETER | CONDITION | DESCRIPTION | MIN | TYP(1) | MAX | UNIT | |
---|---|---|---|---|---|---|---|
Average power consumption in single chip mode. | 3TX, 4RX | 25% duty cycle | Use Case: 76-77GHz chirps; Regular mode, 45 Msps sampling rate, 25.6 ms frame periodicity, 256 chirps/frame, 2-µs idle time, 50-µs ramp end time, 7us ADC start time and excess ramp timeActivity of cores :
All the above cores under-clocked/clock-gated during idle times); Ethernet is enabled for data transfer | TBD | mW | ||
50% duty cycle | TBD | ||||||
4TX, 4RX | 25% duty cycle | TBD | |||||
50% duty cycle | TBD |