SWRS325 December 2024 AWRL6844
ADVANCE INFORMATION
Figure 8-5 shows the block diagram for customer programmable processor subsystems in the AWRL684x device. At a high level there are two customer programmable subsystems, as shown separated by a dotted line in the diagram. The left hand side shows the DSP Subsystem which contains TI's high-performance C66x DSP, HWA, a high-bandwidth interconnect for high performance (128-bit, 200MHz), and associated peripherals data transfer. LVDS interface for Measurement data output, L3 Radar data cube memory, the ADC buffers, the CRC engine, and data handshake memory (additional memory provided on interconnect).
The right side of the diagram shows the Application Subsystem. The Application Subsystem is the brain of the device and controls all the device peripherals and house-keeping activities of the device. The Application Subsystem contains Cortex-R5F processor and associated peripherals and house-keeping components such as DMAs, CRC and Peripherals (I2C, UART, SPI, CAN, PMIC clocking module, PWM, LIN,and others) connected to Main Interconnect through Peripheral Central Resource (PCR interconnect).