SLUSF40 October 2024 BQ25190
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Power-up sequence is implemented when VSYS ramps up exceeding VSEQ_UVLOZ with a SYS power-up condition while TJ<TSHUT_RISING or during TSHUT recovery while VSYS>VSEQ_UVLO and power sequence is used. Figure 7-9 shows the power-up sequence timing.
tSEQ_DELAY after power-up sequence is started, the power rails are enabled at four points, in the order of "a", "b", "c", "d", determined by each power rail's configuration, with tSEQ_DELAY in between. tSEQ_DELAY can be configured by SEQUENCE_DELAY_TIME bits from 1 ms to 64 ms. If GPIOs are configured to be sequencer outputs, they are pulled high at "a", "b", "c", or "d" to enable external loads or power rails.
After "a", "b", "c", and "d", the sequence power rail output voltages are evaluated tSEQ_PG_DELAY after "d" to determine the sequence power good status. If all of the sequence power rails are in power good status, SEQUENCE_PG bit is set to 1, indicating that the sequence is in power good status. Otherwise, SEQUENCE_PG bit remains 0.
If power sequence is not used, the device does not wait for four tSEQ_DELAY and one tSEQ_PG_DELAY to pass to service individual mode power rail enable or disable request. In this case, the individual mode power rail's enable or disable request can be serviced directly after exiting individual UVLO.