SLUSD83C june 2018 – may 2023 BQ25713 , BQ25713B
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
I2C TIMING CHARACTERISTICS | ||||||
tr | SCLK/SDATA rise time | 300 | ns | |||
tf | SCLK/SDATA fall time | 300 | ns | |||
tW(H) | SCLK pulse width high | 0.6 | 50 | µs | ||
tW(L) | SCLK Pulse Width Low | 1.3 | µs | |||
tSU(STA) | Setup time for START condition | 0.6 | µs | |||
tH(STA) | START condition hold time after which first clock pulse is generated | 0.6 | µs | |||
tSU(DAT) | Data setup time | 100 | ns | |||
tH(DAT) | Data hold time | 300 | ns | |||
tSU(STOP) | Setup time for STOP condition | 0.6 | µs | |||
t(BUF) | Bus free time between START and STOP condition | 1.3 | µs | |||
FS(CL) | Clock Frequency | 10 | 400 | kHz | ||
HOST COMMUNICATION FAILURE | ||||||
ttimeout | I2C bus release timeout(1) | 25 | 35 | ms | ||
tDeg_WD | Deglitch for watchdog reset signal | 10 | ms | |||
tWDI | Watchdog timeout period, ChargeOption() bit [14:13] = 01(2) | 4 | 5.5 | 7 | s | |
Watchdog timeout period, ChargeOption() bit bit [14:13] = 10(2) | 70 | 88 | 105 | s | ||
Watchdog timeout period, ChargeOption() bit bit [14:13] = 11(2) | 140 | 175 | 210 | s |