SLUSEK7 September 2024 BQ25773
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The device employs Narrow VDC architecture (NVDC) with BATFET separating the system from the battery. The minimum system voltage is set by VSYS_MIN(). Even with a depleted battery, the system is regulated at VSYS_ MIN() setting. To prevent inrush current from input side, when there is an step up new value written into VSYS_MIN(), the device can support soft positive slew rate DAC transition at 6.25mV/us, 3.125mV/us and 1.5625mV/us with corresponding configuration at EN_VSYS_MIN_SOFT_SR bits. The soft slew rate feature is not effective on step down direction . By default EN_VSYS_MIN_SOFT_SR=0b, there is no soft transition control for both step up and step down direction.
When the battery is below minimum system voltage setting, the BATFET operates in linear mode (LDO mode), and the system is regulated at VSYS_MIN register value. As the battery voltage rises above the minimum system voltage, BATFET is fully on. When in charging or in supplement mode, the voltage difference between the system and battery is the VDS of the BATFET. System voltage is regulated 150 mV above battery voltage when BATFET is turned off (no charging or no supplement current).