SLUSEK7 September 2024 BQ25773
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
I2C TIMING CHARACTERISTICS | |||||
tR | SCL/SDA rise time (FSCL=1Mhz) | 120 | ns | ||
tR | SCL/SDA rise time (FSCL=400khz) | 300 | ns | ||
tR | SCL/SDA rise time(FSCL=100khz) | 1000 | ns | ||
FSCL | Clock frequency | 1000 | kHz | ||
Cb | Capacitance along SCL and SDA lines | 550 | pF | ||
Comparator and Battery Charger Timing | |||||
tTRANS_CHG | Charge current transit from pre-charge level to fast-charge level time duration | 5 | ms | ||
HOST COMMUNICATION FAILURE | |||||
tTIMEOUT_I2C | I2C bus release timeout | 1.5 | 2.5 | s | |
tBOOT | Deglitch for watchdog reset signal | 10 | ms | ||
tWDI | Watchdog timeout period, REG0x12[14:13]=01 | 4 | 5.5 | 7 | s |
Watchdog timeout period, REG0x12[14:13]=10 | 70 | 88 | 105 | s | |
Watchdog timeout period, REG0x12[14:13]=11 | 140 | 175 | 210 | s |