SLUS987C January 2011 – December 2019 BQ33100
PRODUCTION DATA.
PIN | TYPE(1) | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
CHG | 23 | O | P-Channel FET drive for controlling charge |
CHGLVL0 | 11 | O | Charge Control Output 0 |
CHGLVL1 | 12 | O | Charge Control Output 1 |
CHGOR | 21 | I | CHG override input. If not used, connect to VSS. |
FAULT | 15 | O | Active high output to indicate fault condition |
GND | 19 | P | Ground |
LLEN | 17 | O | Learn Load Enable Output |
NC | 2 | O | Not used and must be connected to VCC |
NC | 22 | — | No connect. Leave the NC pin floating. |
RBI | 18 | P | RAM backup pin to provide backup potential to the internal DATA RAM if power is momentarily lost by using a capacitor attached between RBI and GND. |
REG27 | 20 | P | Internal power supply 2.7-V bias output |
SCL | 16 | I/OD | Serial clock input: Clocks data on SDA |
SDA | 14 | I/OD | Serial data: transmits and receives data |
SRN | 8 | IA | Analog input pin connected to the internal ADC peripheral for measuring a small voltage between SRP and SRN where SRN is the bottom of the sense resistor. |
SRP | 7 | IA | Analog input pin connected to the internal ADC peripheral for measuring a small voltage between SRP and SRN where SRP is the top of the sense resistor. |
TS | 9 | IA | Thermistor input |
VC1 | 3 | IA | Sense voltage input terminal and external capacitor voltage balancing drive output for the 5th-series capacitor, and stack measurement input. See Series Capacitor Configuration for systems with less than 5 series. |
VC2 | 4 | IA | Sense voltage input terminal and external capacitor voltage balancing drive output for the 4th-series capacitor. See Series Capacitor Configuration for systems with less than 5 series. |
VC3 | 5 | IA | Sense voltage input terminal and external capacitor voltage balancing drive output for the 3rd-series capacitor. See Series Capacitor Configuration for systems with less than 5 series. |
VC4 | 6 | IA | Sense voltage input terminal and external capacitor voltage balancing drive output for the 2nd-series capacitor. See Series Capacitor Configuration for systems with less than 5 series. |
VC5 | 10 | IA | Sense voltage input terminal and external capacitor voltage balancing drive output for the 1st capacitor. See Series Capacitor Configuration for systems with less than 5 series. |
VC5BAL | 13 | O | Cell balance control output for the least positive capacitor (only used in a 5-series capacitor configuration) |
VCCPACK | 1 | P | Power supply from the super capacitors. The top of the super capacitor stack must be connected to this pin. |
VCC | 24 | P | Positive input from power supply |