SLUSDT5B September 2019 – October 2023 BQ75614-Q1
PRODUCTION DATA
Address | 0x0527 | |||||||
Read Only | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | RSVD | DRDY_CS _ADC | DRDY_AUX _GPIO | DRDY_AUX _CELL | DRDY_AUX _MISC | DRDY_MAIN _ADC | ||
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
RSVD = | Reserved | |||||||
DRDY_CS_ADC = | CS ADC has completed at least a single measurement. This bit is cleared when [CS_MAIN_GO] is changed from 0 to 1. | |||||||
DRDY_AUX_GPIO = | AUX ADC has completed at least a single measurement on all active GPIO channels configured for ADC measurement. This bit is cleared when [AUX_GO] is changed from 0 to 1. 0 = Not ready 1 = All GPIO inputs have completed at least a single measurement by the AUX ADC | |||||||
DRDY_AUX_CELL = | Device has completed at least a single measurement on all AUXCELL channel(s) set by [AUX_CELL_SEL4:0]. This bit is cleared when [AUX_GO] is changed from 0 to 1. 0 = Not ready 1 = All [AUX_CELL_SEL4:0] configured channels have completed at least a single measurement | |||||||
DRDY_AUX_MISC = | Device has completed at least a single measurement on all AUX ADC MISC input channels (that is, completed a single round robin run). This bit is cleared when [AUX_GO] is changed from 0 to 1. 0 = Not ready 1 = All AUX ADC MISC inputs have completed at least a single measurement | |||||||
DRDY_MAIN_ADC = | Device has completed at least a single measurement on all Main ADC input channels, including all GPIOs (that is, completed a single round robin run). This bit is cleared when [CS_MAIN_GO] is changed from 0 to 1. 0 = Not ready 1 = All Main ADC inputs have completed at least a single measurement |