SLUSDT5B September 2019 – October 2023 BQ75614-Q1
PRODUCTION DATA
Address | 0x0011 | |||||||
NVM | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | SPARE[1:0] | GPIO8[2:0] | GPIO7[2:0] | |||||
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
SPARE[1:0] = | Spare | |||||||
GPIO8[2:0] = | Configures GPIO8. If [FAULT_IN_EN] = 1, these configuration bits are ignored and the pin is used as an input such that an active low will trigger NFAULT. 000 = As disabled, high-Z 001 = As ADC and OTUT inputs 010 = As ADC only input 011 = As digital input 100 = As output high 101 = As output low 110 = As ADC input and weak pull-up enabled 111 = As ADC input and weak pull-down enabled | |||||||
GPIO7[2:0] = | Configures GPIO7. If [SPI_EN] = 1, these configuration bits are ignored and the pin is used as SCLK for SPI master. See Section 8.3.6.1.3 for details. 000 = As disabled, high-Z 001 = As ADC and OTUT inputs 010 = As ADC only input 011 = As digital input 100 = As output high 101 = As output low 110 = As ADC input and weak pull-up enabled 111 = As ADC input and weak pull-down enabled |