SLUSE13B January 2020 – November 2021 BQ76952
PRODUCTION DATA
DESIGN PARAMETER | EXAMPLE VALUE |
---|---|
Minimum system operating voltage | 40 V |
Cell minimum operating voltage | 2.5 V |
Series cell count | 16 |
Sense resistor | 1 mΩ |
Number of thermistors | 3 (using TS1, TS2, and TS3 pins, all for cells) |
Charge voltage | 68 V |
Maximum charge current | 8.0 A |
Peak discharge current | 20.0 A |
Configuration settings | programmed in OTP during customer production |
Protection subsystem configuration | Series FET configuration, device monitors, disables FETs upon fault, recovers autonomously |
OV protection threshold | 4.30 V |
OV protection delay | 500 ms |
OV protection recovery hysteresis | 100 mV |
UV protection threshold | 2.5 V |
UV protection delay | 20 ms |
UV protection recovery hysteresis | 100 mV |
SCD protection threshold | 80 mV (corresponding to a nominal 80 A, based on a 1-mΩ sense resistor) |
SCD protection delay | 50 µs |
OCD1 protection threshold | 68 mV (corresponding to a nominal 68 A, based on a 1-mΩ sense resistor) |
OCD1 protection delay | 10 ms |
OCD2 protection threshold | 56 mV (corresponding to a nominal 56 A, based on a 1-mΩ sense resistor) |
OCD2 protection delay | 80 ms |
OCD3 protection threshold | 28 mV (corresponding to a nominal 28 A, based on a 1-mΩ sense resistor) |
OCD3 protection delay | 160 ms |
OCC protection threshold | 8 mV (corresponding to a nominal 8 A, based on a 1-mΩ sense resistor) |
OCC protection delay | 160 ms |
OTD protection threshold | 60°C |
OTD protection delay | 2 s |
OTC protection threshold | 45°C |
OTC protection delay | 2 s |
UTD protection threshold | –20°C |
UTD protection delay | 10 s |
UTC protection threshold | 0°C |
UTC protection delay | 5 s |
Host watchdog timeout protection delay | 5 s |
CFETOFF pin functionality | Use as CFETOFF, polarity = normally high, driven low to disable FET |
DFETOFF pin functionality | Use as DFETOFF, polarity = normally high, driven low to disable FET |
ALERT pin functionality | Use as ALERT interrupt pin, polarity = driven low when active, hi-Z otherwise |
REG1 LDO Usage | Use for 3.3-V output |
Cell balancing | Enabled when imbalance exceeds 100 mV |