Typical values stated where TA = 25°C and VBAT = 59.2 V, min/max values stated where TA = –40°C to 85°C and VBAT = 4.7 V to 80 V (unless otherwise noted). All values specified with SPI pin filtering enabled.(1)
PARAMETER |
TEST CONDITIONS |
MIN |
TYP |
MAX |
UNIT |
tSCK |
SPI clock period(2) |
|
500(5) |
|
|
ns |
tLEAD |
Enable lead-time(2) |
|
625 |
|
|
ns |
tLAG |
Enable lag time(2) |
|
50 |
|
|
ns |
tTD |
Sequential transfer delay(3) |
|
|
50 |
|
µs |
tSU |
Data setup time(2)(6) |
|
50 |
|
|
ns |
tHI |
Data hold time (inputs)(2)(6) |
|
50 |
|
|
ns |
tHO |
Data hold time (outputs)(2) |
|
0 |
|
|
ns |
tA |
Responder access time(2) |
|
|
|
500 |
ns |
tDIS |
Responder DOUT disable time(2) |
|
|
|
450 |
ns |
tV |
Data valid(2) |
|
|
|
235(5) |
ns |
tR |
Rise time(2) |
Up to 25pF load |
|
|
30 |
ns |
tF |
Fall time(2) |
Up to 25pF load |
|
|
30 |
ns |
tRST |
SPI bus reset(2) |
Bus interface is reset if SPI_CS is low and SPI_SCLK is detected unchanged for this duration |
1.9 |
|
2.1 |
s |
(1) Operation with VBAT up to 80 V is supported when the charge pump is not in operation. Whenever the charge pump is in operation (in 5.5 V or 11 V mode), the maximum voltage on VBAT should be reduced to ensure the voltage on CP1, CHG, and DSG does not exceed their maximum specified voltage.
(2) Specified by design
(3) See later discussion in datasheet for more details
(5) This assumes 15 ns setup time on the SPI controller for MISO. If additional setup time is required, the clock period should be extended accordingly.
(6) When SPI pin filtering is enabled, pulses on input pins of duration below 200 ns may be filtered out.