SLUSCD0B August 2015 – November 2018
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |
---|---|---|---|---|---|---|
fSMB | SMBus operating frequency | SLAVE mode, SMBC 50% duty cycle | 10 | 100 | kHz | |
fMAS | SMBus master clock frequency | MASTER mode, no clock low slave extend | 51.2 | kHz | ||
tBUF | Bus free time between start and stop | 4.7 | µs | |||
tHD:STA | Hold time after (repeated) start | 4 | µs | |||
tSU:STA | Repeated start setup time | 4.7 | µs | |||
tSU:STO | Stop setup time | 4 | µs | |||
tHD:DAT | Data hold time | RECEIVE mode | 0 | ns | ||
TRANSMIT mode | 300 | |||||
tSU:DAT | Data setup time | 250 | ||||
tTIMEOUT | Error signal/detect | See note(1) | 25 | 35 | ms | |
tLOW | Clock low period | 4.7 | µs | |||
tHIGH | Clock high period | See note(2) | 4 | 50 | ||
tLOW:SEXT | Cumulative clock low slave extend time | See note(3) | 25 | ms | ||
tLOW:MEXT | Cumulative clock low master extend time | See note(4) | 10 | |||
tF | Clock/data fall time | (VILMAX – 0.15 V) to (VIHMIN + 0.15 V) | 300 | ns | ||
tR | Clock/data rise time | 0.9 VCC to (VILMAX – 0.15 V) | 1000 |