SLUSEC2A December 2021 – November 2023 BQ79631-Q1
PRODUCTION DATA
Address | 0x000F | |||||||
NVM | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | SPARE | CS_RDY_EN | GPIO4[2:0] | GPIO3[2:0] | ||||
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
SPARE = | Spare | |||||||
CS_RDY_EN = | Enables GPIO1 as digital output to
toggle low when CS ADC conversion is complete. Reset to high when
host reads CURRENT_HI register. 0 = No CS ADC toggle function. GPIO1 is configured based on [GPIO1_CONF2:0] setting. 1 = GPIO1 is used for CS ADC conversion toggle function, [GPIO1_CONF2:0] setting is ignored. |
|||||||
GPIO4[2:0] = | Configures GPIO4. If [SPI_EN] = 1, these configuration
bits are ignored and the pin is used as SS for SPI master. See Section 8.3.5.1.7 for details. 000 = As disabled, high-Z 001 = RSVD 010 = As ADC only input 011 = As digital input 100 = As output high 101 = As output low 110 = As ADC input and weak pullup enabled 111 = As ADC input and weak pulldown enabled. | |||||||
GPIO3[2:0] = | Configures GPIO3. 000 = As disabled, high-Z 001 = RSVD 010 = As ADC only input 011 = As digital input 100 = As output high 101 = As output low 110 = As ADC input and weak pullup enabled 111 = As ADC input and weak pulldown enabled. |