SLUSE48B May 2021 – November 2023 BQ79652-Q1 , BQ79654-Q1 , BQ79656-Q1
PRODUCTION DATA
Address | 0x0332 | |||||||
RW | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | RSVD | RST_OTP _CRC | RST_OTP_ DATA | RST_COMM3 _FCOMM | RST_COMM3 _FTONE | RST_COMM3 _HB | RST_COMM2 | RST_COMM1 |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
RSVD = | Reserved | |||||||
RST_OTP_CRC = | Resets the FAULT_OTP register ([CUST_CRC] and [FACT_CRC] only). 0 = No reset 1 = Reset the register to 0x00 | |||||||
RST_OTP_DATA = | Resets the FAULT_OTP register ([SEC_DETECT] and [DED_DETECT] only). 0 = No reset 1 = Reset the register to 0x00 | |||||||
RST_COMM3_FCOMM = | Resets
FAULT_COMM3[FCOMM_DET].
0 = No reset 1 = Reset the related bit to 0 | |||||||
RST_COMM3_FTONE = | Resets
FAULT_COMM3[FTONE_DET]. 0 = No reset 1 = Reset the related bit to 0 | |||||||
RST_COMM3_HB = | Resets FAULT_COMM3[HB_FAST]
and [HB_FAIL] bits. 0 = No reset 1 = Reset the related bits to 0 | |||||||
RST_COMM2 = | Resets FAULT_COMM2,
DEBUG_COML*, and DEBUG_COMM_COMH* registers.
0 = No reset 1 = Reset registers to 0x00 | |||||||
RST_COMM1 = | Resets FAULT_COMM1 and DEBUG_COMM_UART* registers. 0 = No reset 1 = Reset registers to 0x00 |