SLUSE48B May 2021 – November 2023 BQ79652-Q1 , BQ79654-Q1 , BQ79656-Q1
PRODUCTION DATA
Address | 0x0008 | |||||||
NVM | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | SPARE[1:0] | ADC_DLY[5:0] | ||||||
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
SPARE[1:0] = | Spare | |||||||
ADC_DLY[5:0] = | If [CS_MAIN_GO] bit is written to 1, bit Main ADC
(applies
to CS ADC too) is delayed for this setting time before
being enabled to start the conversion. This setting synchronizes the start of Main ADC throughout the
daisy-chained stack. The option ranges from 0 µs (no delay) to 200 µs in 5-µs steps. Undefined code = 0 µs (no delay) |