SWRS206E March 2017 – May 2021 CC3220MOD , CC3220MODA
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The fast camera parallel port interfaces with a variety of external image sensors, stores the image data in a FIFO, and generates DMA requests. The camera parallel port supports 8 bits.
Figure 8-16 shows the timing diagram for the camera parallel port.
Table 8-14 lists the timing parameters for the camera parallel port.
ITEM | NAME | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
pCLK | Clock frequency | 2 | MHz | ||
T2 | Tclk | Clock period | 1/pCLK | ns | |
T3 | tLP | Clock low period | Tclk/2 | ns | |
T4 | tHT | Clock high period | Tclk/2 | ns | |
T6 | tIS | RX data setup time | 2 | ns | |
T7 | tIH | RX data hold time | 2 | ns |