True System-on-Chip (SoC) for Low-Power Wireless Communication Applications
Wide Supply Voltage Range:
3.6 V Down to 1.8 V
Ultra-Low Power Consumption:
CPU Active Mode (AM): 160 µA/MHz
Standby Mode (LPM3 RTC Mode): 2.0 µA
Off Mode (LPM4 RAM Retention): 1.0 µA
Real-Time Clock (RTC) Only Mode (LPM3.5): 1.0 µA
Shutdown Mode (LPM4.5): 0.3 µA
Radio in RX: 15 mA, 250 kbps, 915 MHz
MSP430™ System and Peripherals
16-Bit RISC Architecture, Extended Memory, up to 20-MHz System Clock
Wake up From Standby Mode in Less Than 6 µs
Flexible Power-Management System With SVS and Brownout
Unified Clock System With FLL
16-Bit Timer TA0, Timer_A With Five Capture/Compare Registers
16-Bit Timer TA1, Timer_A With Three Capture/Compare Registers
Hardware RTC
Two Universal Serial Communication Interfaces (USCIs)
USCI_A0 Supports UART, IrDA, SPI
USCI_B0 Supports I2C, SPI
10-Bit Analog-to-Digital Converter (ADC) With Internal Reference, Sample-and-Hold, and Autoscan Features (Only CC430F614x and CC430F514x)
Comparator
Integrated LCD Driver With Contrast Control for up to 96 Segments (Only CC430F614x)
128-Bit AES Security Encryption and Decryption Coprocessor
32-Bit Hardware Multiplier
3-Channel Internal DMA
Serial Onboard Programming, No External Programming Voltage Needed
Embedded Emulation Module (EEM)
High-Performance Sub-1 GHz RF Transceiver Core
Same as in CC1101
Wide Supply Voltage Range: 2 V to 3.6 V
Frequency Bands: 300 MHz to 348 MHz, 389 MHz to 464 MHz, and 779 MHz to 928 MHz
Programmable Data Rate From 0.6 kBaud to 500 kBaud
High Sensitivity (–117 dBm at 0.6kBaud, –111dBm at 1.2 kBaud, 315 MHz, 1%Packet Error Rate)
Excellent Receiver Selectivity and Blocking Performance
Programmable Output Power up to +12 dBm for All Supported Frequencies
2-FSK, 2-GFSK, and MSK Supported, Also OOK and Flexible ASK Shaping
Flexible Support for Packet-Oriented Systems: On-Chip Support for Sync Word Detection, Address Check, Flexible Packet Length, and Automatic CRC Handling
Support for Automatic Clear Channel Assessment (CCA) Before Transmitting (for Listen-Before-Talk Systems)
Digital RSSI Output
Suited for Systems Targeting Compliance With EN 300 220 (Europe) and FCC CFR Part 15 (US)
Suited for Systems Targeting Compliance With Wireless M-Bus Standard EN 13757‑4:2005
Support for Asynchronous and Synchronous Serial Receive/Transmit Mode for Backward Compatibility With Existing Radio Communication Protocols