SLAS555B June 2012 – September 2018 CC430F5123 , CC430F5125 , CC430F5143 , CC430F5145 , CC430F5147 , CC430F6147
PRODUCTION DATA.
TA0 is a 16-bit timer/counter (Timer_A type) with five capture/compare registers. TA0 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-10). TA0 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL |
---|---|---|---|---|
PM_TA0CLK | TACLK | Timer | NA | |
ACLK (internal) | ACLK | |||
SMCLK (internal) | SMCLK | |||
RFCLK/192(1) | INCLK | |||
PM_TA0CCR0A | CCI0A | CCR0 | TA0 | PM_TA0CCR0A |
DVSS | CCI0B | |||
DVSS | GND | |||
DVCC | VCC | |||
PM_TA0CCR1A | CCI1A | CCR1 | TA1 | PM_TA0CCR1A |
CBOUT (internal) | CCI1B | ADC10 (internal)(2)
ADC10SHSx = {1} |
||
DVSS | GND | |||
DVCC | VCC | |||
PM_TA0CCR2A | CCI2A | CCR2 | TA2 | PM_TA0CCR2A |
ACLK (internal) | CCI2B | |||
DVSS | GND | |||
DVCC | VCC | |||
PM_TA0CCR3A | CCI3A | CCR3 | TA3 | PM_TA0CCR3A |
GDO1 from radio (internal) | CCI3B | |||
DVSS | GND | |||
DVCC | VCC | |||
PM_TA0CCR4A | CCI4A | CCR4 | TA4 | PM_TA0CCR4A |
GDO2 from radio (internal) | CCI4B | |||
DVSS | GND | |||
DVCC | VCC |