SCHS354C
August 1998 – March 2023
CD4051B-Q1
,
CD4053B-Q1
PRODUCTION DATA
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics - CD4051B-Q1
6.6
AC Performance Characteristics - CD4051B-Q1
6.7
Electrical Characteristics - CD4053B-Q1
6.8
AC Performance Characteristics - CD4053B-Q1
6.9
Typical Characteristics
7
Parameter Measurement Information
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagrams
8.3
Feature Description
8.4
Device Functional Modes
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.3
Application Curve
9.3
Power Supply Recommendations
9.4
Layout
9.4.1
Layout Guidelines
9.4.2
Layout Example
10
Device and Documentation Support
10.1
Documentation Support
10.1.1
Related Documentation
10.2
Receiving Notification of Documentation Updates
10.3
Support Resources
10.4
Trademarks
10.5
Electrostatic Discharge Caution
10.6
Glossary
11
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
PW|16
MPDS361A
Thermal pad, mechanical data (Package|Pins)
Orderable Information
schs354c_oa
schs354c_pm
8.2
Functional Block Diagrams
All inputs are protected by standard CMOS protection network.
Figure 8-1
Functional Block Diagram,
CD4051B-Q1
All inputs are protected by standard CMOS protection network.
Figure 8-2
Functional Block Diagram,
CD4053B-Q1