SCHS181E November 1997 – February 2022 CD54HC367 , CD54HC368 , CD54HCT367 , CD74HC367 , CD74HC368 , CD74HCT367 , CD74HCT368
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The ’HC367, ’HCT367, ’HC368, and CD74HCT368 silicon gate CMOS three-state buffers are general purpose high-speed non-inverting and inverting buffers. They have high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits possess the low power dissipation of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. Both circuits are capable of driving up to 15 low power Schottky inputs.
The ’HC367 and ’HCT367 are non-inverting buffers, whereas the ’HC368 and CD74HCT368 are inverting buffers. These devices have two output enables, one enable (OE1) controls 4 gates and the other (OE2) controls the remaining 2 gates.
The ’HCT367 and CD74HCT368 logic families are speed, function and pin compatible with the standard LS logic family.