7.13 Closed-Loop Output Jitter Characteristics
VDD_VCO, VDDO_12, VDDO_34, VDD_REF = 1.8 V ± 5%, 2.5 V ± 5%, 3.3 V ± 5% and TA = -40°C to 105°C
PARAMETER |
TEST CONDITIONS |
MIN |
TYP |
MAX |
UNIT |
tRJ_CL |
RMS Phase Jitter |
RMS jitter with spurs from 12 kHz to 20 MHz , Input Crystal = 25 MHz, Differential OUTx > 100 MHz, int-PLL |
|
350 |
600 |
fs |
tRJ_CL |
RMS Phase Jitter(1) |
RMS jitter with spurs from 12 kHz to 20 MHz, Input Crystal = 25 MHz, Differential OUTx > 100 MHz, frac-PLL |
|
1600 |
2100 |
fs |
tRJ_CL, PCIE |
RMS Phase Jitter |
PCIe Gen 3 Filter applied, XIN = Crystal 25 MHz, OUTx = 100 MHz, frac-N PLL with and without SSC, LP-HCSL or LVDS output |
|
475 |
1000 |
fs |
(1) FIN = 25MHz, FOUT= 161.1328MHz, FPFD = 25MHz, RMS Noise = 1.83ps. FIN = 25MHz, FOUT= 161.1328MHz, FPFD = 50MHz, RMS Noise = 1.33ps. FIN = 25MHz, FOUT= 148.5MHz, FPFD = 25MHz, RMS Noise = 1.74ps. FIN = 25MHz, FOUT= 148.5MHz, FPFD = 50MHz, RMS Noise = 1.43ps. FIN = 25MHz, FOUT= 148.3516MHz, FPFD = 25MHz, RMS Noise = 1.6ps. FIN = 25MHz, FOUT= 148.3516MHz, FPFD = 50MHz, RMS Noise = 1.5ps. FIN = 25MHz, FOUT= 106.5MHz, FPFD = 25MHz, RMS Noise = 0.8ps. FIN = 25MHz, FOUT= 106.5MHz, FPFD = 50MHz, RMS Noise = 1.3ps.