SNAS852 june 2023 CDCE6214Q1TM
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
IDD_REF | VDD_REF supply current | 25 MHz XTAL, DBL ON | 8 | mA | ||
IDD_VCO | VCO and PLL current | fVCO=2400 MHz, PSA = PSB = 4 and N-divider = 48 | 14 | mA | ||
IDD_OUT | Output Channel Current | IOD=6, LP-HCSL, 100MHz on OUT3 and OUT4, 25MHz on OUT0 | 22 | mA | ||
IDD_OUT | Output Channel Current | IOD = 6, LP-HCSL, 100 MHz on OUT1 and OUT2 | 17.5 | mA | ||
IDD_PDN | Power down current | using reset pin / bits | 2.8 | 5 | mA | |
IDD_TYP | Typical current | 4 x 100 MHz LVDS case using crystal input and doubler, SSC off | 50 | 70 | mA | |
IDD_TYP | Typical current | 4 x 100 MHz LP-HCSL case using crystal input and doubler, SSC off | 65 | 90 | mA | |
LPSNR | Power supply noise rejection | OUTx = 100 MHz differential, on one of VDDx injected sine wave at fINJ = 100 kHz | -61 | dB | ||
LPSNR | Power supply noise rejection | OUTx = 100 MHz differential, on one of VDDx injected sine wave at fINJ = 1 MHz | -57 | dB |