SNAS852
june 2023
CDCE6214Q1TM
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Revision History
5
Description (cont.)
6
Device Comparison
7
Pin Configuration and Functions
8
Specifications
8.1
Absolute Maximum Ratings
8.2
ESD Ratings
8.3
Recommended Operating Conditions
8.4
Thermal Information
8.5
EEPROM Characteristics
8.6
Reference Input, Single-Ended Characteristics
8.7
Reference Input, Differential Characteristics
8.8
Reference Input, Crystal Mode Characteristics
8.9
General-Purpose Input Characteristics
8.10
Triple Level Input Characteristics
8.11
Logic Output Characteristics
8.12
Phase Locked Loop Characteristics
8.13
Closed-Loop Output Jitter Characteristics
8.14
Input and Output Isolation
8.15
Buffer Mode Characteristics
8.16
PCIe Spread Spectrum Generator
8.17
LVCMOS Output Characteristics
8.18
LP-HCSL Output Characteristics
8.19
LVDS Output Characteristics
8.20
Output Synchronization Characteristics
8.21
Power-On Reset Characteristics
8.22
I2C-Compatible Serial Interface Characteristics
8.23
Timing Requirements, I2C-Compatible Serial Interface
8.24
Power Supply Characteristics
8.25
Typical Characteristics
9
Parameter Measurement Information
9.1
Reference Inputs
9.2
Outputs
9.3
Serial Interface
9.4
PSNR Test
9.5
Clock Interfacing and Termination
9.5.1
Reference Input
9.5.2
Outputs
10
Detailed Description
10.1
Overview
10.2
Functional Block Diagram
10.3
Feature Description
10.3.1
Reference Block
10.3.1.1
Zero Delay Mode, Internal and External Path
10.3.2
Phase-Locked Loop (PLL)
10.3.2.1
PLL Configuration and Divider Settings
10.3.2.2
Spread Spectrum Clocking
10.3.2.3
Digitally-Controlled Oscillator and Frequency Increment or Decrement - Serial Interface Mode and GPIO Mode
10.3.3
Clock Distribution
10.3.3.1
Glitchless Operation
10.3.3.2
Divider Synchronization
10.3.3.3
Global and Individual Output Enable
10.3.4
Power Supplies and Power Management
10.3.5
Control Pins
10.4
Device Functional Modes
10.4.1
Operation Modes
10.4.1.1
Fall-Back Mode
10.4.1.2
Pin Mode
10.4.1.3
Serial Interface Mode
10.5
Programming
10.5.1
I2C Serial Interface
10.5.2
EEPROM
10.5.2.1
EEPROM - Cyclic Redundancy Check
10.5.2.2
Recommended Programming Procedure
10.5.2.3
EEPROM Access
10.5.2.3.1
Register Commit Flow
10.5.2.3.2
Direct Access Flow
10.5.2.4
Register Bits to EEPROM Mapping
11
Application and Implementation
11.1
Application Information
11.2
Typical Application
11.2.1
Design Requirements
11.2.2
Detailed Design Procedure
11.2.3
Application Curves
11.3
Power Supply Recommendations
11.3.1
Power-Up Sequence
11.3.2
Decoupling
11.4
Layout
11.4.1
Layout Guidelines
11.4.2
Layout Examples
12
Device and Documentation Support
12.1
Device Support
12.1.1
Development Support
12.1.2
Device Nomenclature
12.2
Receiving Notification of Documentation Updates
12.3
Support Resources
12.4
Trademarks
12.5
Electrostatic Discharge Caution
12.6
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RGE|24
MPQF124G
Thermal pad, mechanical data (Package|Pins)
RGE|24
QFND593
Orderable Information
snas852_oa
snas852_pm
1
Features
AEC-Q100 qualified for automotive applications
Temperature grade 2: –40°C to +105°C
Functional Safety-Capable
Documentation available to aid functional safety system design
Configurable high performance, low-power, frac-N PLL with RMS jitter with spurs (12 kHz – 20 MHz, F
out
> 100 MHz) as:
Integer mode:
Differential output: 350 fs typical, 600 fs maximum
LVCMOS output: 1.05 ps typical, 1.5 ps maximum
Fractional mode:
Differential output: 1.7 ps typical, 2.1 ps maximum
LVCMOS output: 2.0 ps typical, 4.0 ps maximum
Supports PCIe Gen1/2/3/4 with SSC and Gen 1/2/3/4/5 without SSC
Internal VCO: 2.335 GHz to 2.625 GHz
Typical power consumption: 65 mA for 4-output channel, 23 mA for 1-output channel.
Universal clock input, two reference inputs for redundancy
Differential AC-coupled or LVCMOS: 10 MHz to 200 MHz
Crystal: 10 MHz to 50 MHz
Flexible output clock distribution
Four channel dividers: Up to five unique output frequencies from 24 kHz to 328.125 MHz
Combination of LVDS-like, LP-HCSL or LVCMOS outputs on OUT0 – OUT4 pins
Glitchless output divider switching and output channel synchronization
Individual output enable through
active-low
GPIO and register
Frequency margining options
DCO mode: frequency increment/decrement with 10ppb or less step-size
Fully-integrated, configurable loop bandwidth: 100 kHz to 1.6 MHz
Single or mixed supply for level translation: 1.8 V, 2.5 V, 3.3 V
Configurable GPIOs and flexible configuration options
I
2
C-compatible interface: up to 400 kHz
Integrated EEPROM with two pages and external select pin. In-situ programming allowed.
Supports 100-Ω systems
Low electromagnetic emissions
Small footprint: 24-pin VQFN (4 mm × 4 mm)